Yield enhancement considerations for a single-chip multiprocessor system with embedded DRAM

M. Rudack, D. Niggemeyer
{"title":"Yield enhancement considerations for a single-chip multiprocessor system with embedded DRAM","authors":"M. Rudack, D. Niggemeyer","doi":"10.1109/DFTVS.1999.802866","DOIUrl":null,"url":null,"abstract":"A programmable single-chip multiprocessor system for video coding has been developed. The system is implemented in a high-performance 0.25 /spl mu/m logic/embedded DRAM process. It integrates four processing elements, a total of 16 Mbit DRAM, and application specific interfaces. A hierarchical test strategy has been developed to test the different structures of the system such as processing elements and embedded DRAM. Logic testing is controlled by a fault tolerant BIST controller. The DRAM macrocells are supplied with integrated test facilities and word line redundancy, resulting in a yield of 99.0% for a 4 Mbit DRAM macro. To avoid soft failures, an SEC-DED error correction code (ECC) scheme for the DRAM has been realized. Even though the implementation of the ECC results in an area overhead of about 12%, the overall system yield is not decreased due to the effects of the the ECC on defect tolerance of the memory. The 4 cm/sup 2/ multiprocessor system is suitable for utilization as a building block of a Large Area Integrated Circuit (LAIC).","PeriodicalId":448322,"journal":{"name":"Proceedings 1999 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (EFT'99)","volume":"46 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 1999 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (EFT'99)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.1999.802866","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

Abstract

A programmable single-chip multiprocessor system for video coding has been developed. The system is implemented in a high-performance 0.25 /spl mu/m logic/embedded DRAM process. It integrates four processing elements, a total of 16 Mbit DRAM, and application specific interfaces. A hierarchical test strategy has been developed to test the different structures of the system such as processing elements and embedded DRAM. Logic testing is controlled by a fault tolerant BIST controller. The DRAM macrocells are supplied with integrated test facilities and word line redundancy, resulting in a yield of 99.0% for a 4 Mbit DRAM macro. To avoid soft failures, an SEC-DED error correction code (ECC) scheme for the DRAM has been realized. Even though the implementation of the ECC results in an area overhead of about 12%, the overall system yield is not decreased due to the effects of the the ECC on defect tolerance of the memory. The 4 cm/sup 2/ multiprocessor system is suitable for utilization as a building block of a Large Area Integrated Circuit (LAIC).
嵌入式DRAM单片多处理器系统的良率提升考虑
开发了一种可编程的单片多处理器视频编码系统。该系统采用高性能的0.25 /spl mu/m逻辑/嵌入式DRAM进程实现。它集成了四个处理元件,总共16mbit DRAM和特定应用接口。开发了一种分层测试策略来测试系统的不同结构,如处理元件和嵌入式DRAM。逻辑测试由一个容错的BIST控制器控制。DRAM宏单元提供了集成的测试设备和字线冗余,使4 Mbit DRAM宏的良率达到99.0%。为了避免软性故障的发生,实现了一种基于SEC-DED的DRAM纠错码(ECC)方案。尽管ECC的实现导致了大约12%的面积开销,但由于ECC对存储器缺陷容限的影响,总体系统良率并没有降低。4cm /sup /多处理器系统适合用作大面积集成电路(LAIC)的构建块。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信