An algorithm for test generation of combinational circuits - research and implementation for critical path tracing

S. Yin, D. Wei
{"title":"An algorithm for test generation of combinational circuits - research and implementation for critical path tracing","authors":"S. Yin, D. Wei","doi":"10.1109/ATS.1993.398774","DOIUrl":null,"url":null,"abstract":"An algorithm for test pattern generation of combinational logic circuits - critical path tracing is presented in this paper. Differing from other fault oriented test generation algorithms, this algorithm is circuit oriented and generates test pattern from primary outputs towards primary inputs in a circuit. In addition, it does not need fault simulation, i.e., when a test pattern is obtained all the faults detected by this test pattern can be determined simultaneously. Some fundamental conceptions, detailed description of this algorithm are given in this paper. This algorithm has been implemented at a SUN workstation using C language, and some experimental results are offered.<<ETX>>","PeriodicalId":228291,"journal":{"name":"Proceedings of 1993 IEEE 2nd Asian Test Symposium (ATS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-11-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1993 IEEE 2nd Asian Test Symposium (ATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.1993.398774","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

An algorithm for test pattern generation of combinational logic circuits - critical path tracing is presented in this paper. Differing from other fault oriented test generation algorithms, this algorithm is circuit oriented and generates test pattern from primary outputs towards primary inputs in a circuit. In addition, it does not need fault simulation, i.e., when a test pattern is obtained all the faults detected by this test pattern can be determined simultaneously. Some fundamental conceptions, detailed description of this algorithm are given in this paper. This algorithm has been implemented at a SUN workstation using C language, and some experimental results are offered.<>
组合电路测试生成算法——关键路径跟踪的研究与实现
提出了一种用于组合逻辑电路测试图生成的算法——关键路径跟踪。与其他面向故障的测试生成算法不同,该算法是面向电路的,从电路的一次输出到一次输入生成测试模式。此外,它不需要故障模拟,即当获得一个测试模式时,可以同时确定该测试模式检测到的所有故障。本文给出了该算法的一些基本概念和详细描述。该算法已在SUN工作站上用C语言实现,并给出了一些实验结果
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信