Hybrid Copper-Graphene Package Interconnects for Channel Loss Improvement in High-Speed Serial Interfaces

K. Nagarajan, Ajay Kumar Vaidhyanathan, Parthasarathy Ramaswamy, Suyash Kushwaha, Rohit Sharma
{"title":"Hybrid Copper-Graphene Package Interconnects for Channel Loss Improvement in High-Speed Serial Interfaces","authors":"K. Nagarajan, Ajay Kumar Vaidhyanathan, Parthasarathy Ramaswamy, Suyash Kushwaha, Rohit Sharma","doi":"10.1109/EDAPS56906.2022.9995067","DOIUrl":null,"url":null,"abstract":"Data rates in high-speed interfaces like upcoming PCIe Gen6, SERDES, Ethernet are continuously increasing, and the design specifications are becoming more stringent to ensure required performance. Any small variation in the specifications will have significant impact on signal integrity and affect the performance. This means that the total insertion loss, ISI, non-ISI jitter in the entire interconnect should be improved.IC package plays a key role in signal integrity of the high-speed signal and there is a need to have low loss channel. Standards like PCIe have a loss requirement of 4 dB combining silicon and package, in case of non-root complex. Recent developments suggest new design trends for multi-chiplets in a single package with increasing package sizes, which can make it extremely difficult to predict insertion loss specifications. Conductivity, dielectric properties, and loss tangent drives the overall loss per unit length and the current low-loss materials have insertion loss of around 1 dB per 10 mm. While many advances have been reported in the literature, scope for improvement exists and conventional approaches of lowering DF of dielectric material or reducing the surface roughness of Copper have helped but are not adequate for the demands of high-speed interconnects. This paper proposes a novel approach by using hybrid Copper-Graphene package interconnects, which helps in reducing signal losses and improves the overall performance of the system.","PeriodicalId":401014,"journal":{"name":"2022 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Electrical Design of Advanced Packaging and Systems (EDAPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDAPS56906.2022.9995067","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Data rates in high-speed interfaces like upcoming PCIe Gen6, SERDES, Ethernet are continuously increasing, and the design specifications are becoming more stringent to ensure required performance. Any small variation in the specifications will have significant impact on signal integrity and affect the performance. This means that the total insertion loss, ISI, non-ISI jitter in the entire interconnect should be improved.IC package plays a key role in signal integrity of the high-speed signal and there is a need to have low loss channel. Standards like PCIe have a loss requirement of 4 dB combining silicon and package, in case of non-root complex. Recent developments suggest new design trends for multi-chiplets in a single package with increasing package sizes, which can make it extremely difficult to predict insertion loss specifications. Conductivity, dielectric properties, and loss tangent drives the overall loss per unit length and the current low-loss materials have insertion loss of around 1 dB per 10 mm. While many advances have been reported in the literature, scope for improvement exists and conventional approaches of lowering DF of dielectric material or reducing the surface roughness of Copper have helped but are not adequate for the demands of high-speed interconnects. This paper proposes a novel approach by using hybrid Copper-Graphene package interconnects, which helps in reducing signal losses and improves the overall performance of the system.
高速串行接口中改善通道损耗的混合铜-石墨烯封装互连
高速接口(如即将推出的PCIe Gen6、SERDES、以太网)的数据速率不断提高,设计规范也越来越严格,以确保所需的性能。规格的任何微小变化都会对信号完整性产生重大影响,影响性能。这意味着整个互连中的总插入损耗、ISI、非ISI抖动都应该得到改善。IC封装对高速信号的完整性起着至关重要的作用,因此需要具有低损耗的通道。像PCIe这样的标准,在非根复合体的情况下,结合硅和封装的损耗要求为4 dB。最近的发展表明,随着封装尺寸的增加,单封装中的多芯片的设计趋势是新的,这使得预测插入损耗规格变得极其困难。电导率、介电性能和损耗正切决定了单位长度的总损耗,目前的低损耗材料每10毫米的插入损耗约为1 dB。虽然文献中报道了许多进展,但仍有改进的余地,降低介电材料的DF或降低铜表面粗糙度的传统方法有所帮助,但不足以满足高速互连的要求。本文提出了一种使用混合铜-石墨烯封装互连的新方法,有助于减少信号损失并提高系统的整体性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信