A Quick Algorithm Implementation Method for ARM-FPGA Integrated SDR Platform

Feifei Zhang, Hong-li Peng, Guanghui Xu
{"title":"A Quick Algorithm Implementation Method for ARM-FPGA Integrated SDR Platform","authors":"Feifei Zhang, Hong-li Peng, Guanghui Xu","doi":"10.1109/CSQRWC.2019.8799113","DOIUrl":null,"url":null,"abstract":"A new design method for radio communication algorithm verification is presented in this paper. When developing communication algorithm on Field-Programmable Gate Array (FPGA) based Software Defined Radio (SDR) system, traditional steps include the algorithm simulation, FPGA synthesis and implementations, hardware validation and iterative adjustment. In general, the algorithm simulation step is entirely isolated with hardware environment. More pressures are added on hardware debug process and this will lead to a longer production period. New generation of FPGA products consists of both ARM hard cores and FPGA arrays. Due to its existence of ARM core, data acquiring system is easy to be built. When developing algorithm and optimizing parameters, data could be obtained directly from hardware and be simulated on computer in real time. The algorithm could be directly verified on hardware environment without building FPGA model. Therefore, algorithm developing process could be accelerated.","PeriodicalId":254491,"journal":{"name":"2019 Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSQRWC.2019.8799113","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A new design method for radio communication algorithm verification is presented in this paper. When developing communication algorithm on Field-Programmable Gate Array (FPGA) based Software Defined Radio (SDR) system, traditional steps include the algorithm simulation, FPGA synthesis and implementations, hardware validation and iterative adjustment. In general, the algorithm simulation step is entirely isolated with hardware environment. More pressures are added on hardware debug process and this will lead to a longer production period. New generation of FPGA products consists of both ARM hard cores and FPGA arrays. Due to its existence of ARM core, data acquiring system is easy to be built. When developing algorithm and optimizing parameters, data could be obtained directly from hardware and be simulated on computer in real time. The algorithm could be directly verified on hardware environment without building FPGA model. Therefore, algorithm developing process could be accelerated.
ARM-FPGA集成SDR平台的快速算法实现方法
提出了一种新的无线电通信算法验证设计方法。在基于现场可编程门阵列(FPGA)的软件定义无线电(SDR)系统中开发通信算法时,传统的步骤包括算法仿真、FPGA合成与实现、硬件验证和迭代调整。一般情况下,算法仿真步骤与硬件环境完全隔离。硬件调试过程压力增大,生产周期延长。新一代FPGA产品由ARM硬核和FPGA阵列组成。由于ARM内核的存在,使得数据采集系统易于构建。在开发算法和优化参数时,可以直接从硬件获取数据,并在计算机上进行实时仿真。该算法可直接在硬件环境下进行验证,无需建立FPGA模型。因此,可以加快算法的开发过程。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信