Hsueh-Liang Huang, Jyi-Tsong Lin, Chen-Chi Tsai, Kuan-Yu Chen, Y. Lu, S. Hsu, Po-Hsieh Lin
{"title":"A study of new type CMOS inverter with Gated-IIP load and TFET driver for 22nm technology node","authors":"Hsueh-Liang Huang, Jyi-Tsong Lin, Chen-Chi Tsai, Kuan-Yu Chen, Y. Lu, S. Hsu, Po-Hsieh Lin","doi":"10.1109/IWJT.2013.6644518","DOIUrl":null,"url":null,"abstract":"This paper presents a new CMOS inverter (CGTFET), which is composed of a Gated control IIP for load transistor (Gated-IIP) and a tunneling field effect transistor (TFET) for driven transistor. Based on the measurement data of Gated-IIP and TFET devices published, we have for the first time drawn the load lines and the quiescent point line (Q line) of the new designed CGTFET compared with the conventional CTFET to verify its feasibility. Additionally, due to our unique structure has simple fabrication process and the output node is shared by the load and the driver, the integration density of our structure can be reduced dramatically. The area benefit thus more than 32.6% has been achieved compared with the conventional CTFET layout. Further, we use Ge Source to further improve NTFET (Q1) driven ability and the performance of the CGTFET.","PeriodicalId":196705,"journal":{"name":"2013 13th International Workshop on Junction Technology (IWJT)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 13th International Workshop on Junction Technology (IWJT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2013.6644518","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper presents a new CMOS inverter (CGTFET), which is composed of a Gated control IIP for load transistor (Gated-IIP) and a tunneling field effect transistor (TFET) for driven transistor. Based on the measurement data of Gated-IIP and TFET devices published, we have for the first time drawn the load lines and the quiescent point line (Q line) of the new designed CGTFET compared with the conventional CTFET to verify its feasibility. Additionally, due to our unique structure has simple fabrication process and the output node is shared by the load and the driver, the integration density of our structure can be reduced dramatically. The area benefit thus more than 32.6% has been achieved compared with the conventional CTFET layout. Further, we use Ge Source to further improve NTFET (Q1) driven ability and the performance of the CGTFET.