A study of new type CMOS inverter with Gated-IIP load and TFET driver for 22nm technology node

Hsueh-Liang Huang, Jyi-Tsong Lin, Chen-Chi Tsai, Kuan-Yu Chen, Y. Lu, S. Hsu, Po-Hsieh Lin
{"title":"A study of new type CMOS inverter with Gated-IIP load and TFET driver for 22nm technology node","authors":"Hsueh-Liang Huang, Jyi-Tsong Lin, Chen-Chi Tsai, Kuan-Yu Chen, Y. Lu, S. Hsu, Po-Hsieh Lin","doi":"10.1109/IWJT.2013.6644518","DOIUrl":null,"url":null,"abstract":"This paper presents a new CMOS inverter (CGTFET), which is composed of a Gated control IIP for load transistor (Gated-IIP) and a tunneling field effect transistor (TFET) for driven transistor. Based on the measurement data of Gated-IIP and TFET devices published, we have for the first time drawn the load lines and the quiescent point line (Q line) of the new designed CGTFET compared with the conventional CTFET to verify its feasibility. Additionally, due to our unique structure has simple fabrication process and the output node is shared by the load and the driver, the integration density of our structure can be reduced dramatically. The area benefit thus more than 32.6% has been achieved compared with the conventional CTFET layout. Further, we use Ge Source to further improve NTFET (Q1) driven ability and the performance of the CGTFET.","PeriodicalId":196705,"journal":{"name":"2013 13th International Workshop on Junction Technology (IWJT)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 13th International Workshop on Junction Technology (IWJT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWJT.2013.6644518","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents a new CMOS inverter (CGTFET), which is composed of a Gated control IIP for load transistor (Gated-IIP) and a tunneling field effect transistor (TFET) for driven transistor. Based on the measurement data of Gated-IIP and TFET devices published, we have for the first time drawn the load lines and the quiescent point line (Q line) of the new designed CGTFET compared with the conventional CTFET to verify its feasibility. Additionally, due to our unique structure has simple fabrication process and the output node is shared by the load and the driver, the integration density of our structure can be reduced dramatically. The area benefit thus more than 32.6% has been achieved compared with the conventional CTFET layout. Further, we use Ge Source to further improve NTFET (Q1) driven ability and the performance of the CGTFET.
22nm工艺节点新型门控iip负载和TFET驱动CMOS逆变器的研究
本文提出了一种新型的CMOS逆变器(CGTFET),它由负载晶体管的门控IIP (gate -IIP)和驱动晶体管的隧道场效应晶体管(TFET)组成。根据已公布的栅极iip和TFET器件的测量数据,我们首次绘制了新设计的CGTFET与传统CTFET的负载线和静止点线(Q线),以验证其可行性。此外,由于我们独特的结构,制作工艺简单,输出节点由负载和驱动器共享,我们的结构的集成密度可以大大降低。与传统的CTFET布局相比,面积效益达到32.6%以上。此外,我们使用Ge Source进一步提高了NTFET (Q1)驱动能力和cgfet的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信