M. Yousefi, Z. D. Koozekanani, A. Rostami, J. Sobhi, M. Zarifi
{"title":"A flexible sample and hold circuit for data converter applications","authors":"M. Yousefi, Z. D. Koozekanani, A. Rostami, J. Sobhi, M. Zarifi","doi":"10.1109/SIBIRCON.2008.4602556","DOIUrl":null,"url":null,"abstract":"The sample and hold circuit is perhaps the most important building block in most data acquisition systems such as data converter. Flexibility of this block can be used to improve the whole performance of the system. In this work a flexible structure with variable gain is presented. The circuit is used to calibrate a typical time interleaved analog to digital converter. Simulation results indicated that modified circuit is superior in some aspects to the commonly used architectures. Designed circuit is simulated in a standard 0.35 mum CMOS technology, the SHA achieves 87 dB SFDR for 2 Vpp input at 200 MHz sampling rate. The performance is not degraded for inputpsilas frequency up to the Nyquist frequency.","PeriodicalId":295946,"journal":{"name":"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Region 8 International Conference on Computational Technologies in Electrical and Electronics Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIBIRCON.2008.4602556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
The sample and hold circuit is perhaps the most important building block in most data acquisition systems such as data converter. Flexibility of this block can be used to improve the whole performance of the system. In this work a flexible structure with variable gain is presented. The circuit is used to calibrate a typical time interleaved analog to digital converter. Simulation results indicated that modified circuit is superior in some aspects to the commonly used architectures. Designed circuit is simulated in a standard 0.35 mum CMOS technology, the SHA achieves 87 dB SFDR for 2 Vpp input at 200 MHz sampling rate. The performance is not degraded for inputpsilas frequency up to the Nyquist frequency.