Fault-Aware Dual-Layer Adaptive Error Control Technique for NoC

Waqar Amin, N. K. Baloch, J. Khan, M. I. Baig
{"title":"Fault-Aware Dual-Layer Adaptive Error Control Technique for NoC","authors":"Waqar Amin, N. K. Baloch, J. Khan, M. I. Baig","doi":"10.6029/smartcr.2015.06.007","DOIUrl":null,"url":null,"abstract":"The network-on-a-chip (NoC) appeared as a promising solution to handle the communications requirements of the multiprocessor system-on-a-chip (MPSoC). As the complexity of designs rises and the technology scales down into the deep-submicron domain, the probability of errors in the NoC components increases. Fault tolerance is a vital aspect in designing NoC architectures for future MPSoCs. This paper proposes an adaptive fault-tolerant technique that is a hybrid end-to-end and hop-to-hop, offering benefits of both error control schemes, and introduces a fault-aware adaptive selective hop-to-hop error correction scheme. The proposed technique ensures improvement in reliability by reducing the latency of the network in low transient–noise conditions.","PeriodicalId":377081,"journal":{"name":"Smart Comput. Rev.","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Smart Comput. Rev.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.6029/smartcr.2015.06.007","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The network-on-a-chip (NoC) appeared as a promising solution to handle the communications requirements of the multiprocessor system-on-a-chip (MPSoC). As the complexity of designs rises and the technology scales down into the deep-submicron domain, the probability of errors in the NoC components increases. Fault tolerance is a vital aspect in designing NoC architectures for future MPSoCs. This paper proposes an adaptive fault-tolerant technique that is a hybrid end-to-end and hop-to-hop, offering benefits of both error control schemes, and introduces a fault-aware adaptive selective hop-to-hop error correction scheme. The proposed technique ensures improvement in reliability by reducing the latency of the network in low transient–noise conditions.
NoC故障感知双层自适应误差控制技术
片上网络(NoC)作为处理多处理器片上系统(MPSoC)通信需求的一种很有前途的解决方案而出现。随着设计复杂性的提高和技术向深亚微米领域的缩小,NoC元件出现错误的可能性也在增加。容错是为未来mpsoc设计NoC架构的一个重要方面。本文提出了一种混合端到端和跳到跳的自适应容错技术,它提供了两种错误控制方案的优点,并引入了一种故障感知的自适应选择性跳到跳错误校正方案。该技术通过降低网络在低瞬态噪声条件下的延迟,确保了可靠性的提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信