A radiation-hard phase-locked loop

D. Pan, H.W. Li, B. Wilamowski
{"title":"A radiation-hard phase-locked loop","authors":"D. Pan, H.W. Li, B. Wilamowski","doi":"10.1109/ISIE.2003.1267941","DOIUrl":null,"url":null,"abstract":"Phase-locked loops (PLLs) are often used as frequency multiplier for generating high frequency clock signals. In space application, however, performance of the normal PLL is degraded due to the radiation effects. In this paper, several aspects of a rad-hard PLL are investigated, including radiation effects, radiation hardening techniques, PLL building blocks and the overall performance. This circuit is developed using the Peregrine 0.50 /spl mu/m SOS/SOI process. The post-layout simulation result indicates that the circuit can be used to generate 100 M - I80 MHz programmable clock signal under radiation conditions with process, temperature and voltage variations. The maximum peak to peak jitter is less than 100 ps while the maximum lock-in time is less than 20 us under typical conditions.","PeriodicalId":166431,"journal":{"name":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"26","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 IEEE International Symposium on Industrial Electronics ( Cat. No.03TH8692)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISIE.2003.1267941","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 26

Abstract

Phase-locked loops (PLLs) are often used as frequency multiplier for generating high frequency clock signals. In space application, however, performance of the normal PLL is degraded due to the radiation effects. In this paper, several aspects of a rad-hard PLL are investigated, including radiation effects, radiation hardening techniques, PLL building blocks and the overall performance. This circuit is developed using the Peregrine 0.50 /spl mu/m SOS/SOI process. The post-layout simulation result indicates that the circuit can be used to generate 100 M - I80 MHz programmable clock signal under radiation conditions with process, temperature and voltage variations. The maximum peak to peak jitter is less than 100 ps while the maximum lock-in time is less than 20 us under typical conditions.
一个防辐射锁相环
锁相环(pll)常被用作频率倍频器来产生高频时钟信号。然而,在空间应用中,普通锁相环的性能由于辐射效应而下降。本文研究了防辐射锁相环的几个方面,包括辐射效应、辐射硬化技术、锁相环的组成部分和整体性能。本电路采用Peregrine 0.50 /spl mu/m SOS/SOI工艺开发。布放后仿真结果表明,该电路可以在工艺、温度和电压变化的辐射条件下产生100m - I80 MHz的可编程时钟信号。在典型条件下,最大峰间抖动小于100ps,最大锁相时间小于20us。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信