{"title":"Low cost clock cleaner solution for reference clock sources","authors":"Chong-Ling Khoo, H. C. How, Wei Wei Lo, M. Wong","doi":"10.1109/ASQED.2009.5206273","DOIUrl":null,"url":null,"abstract":"With the increase in data processing speeds, the requirement for a clean reference clock source for high-speed data processing is paramount. A clean reference clock source for a high-speed data system must satisfy the following criteria: generates a clock signal with very fast rising and falling edges, exhibits low intrinsic jitter and does not add additional jitters through the clock distribution network. Generally, the cost of a reference clock source rises with the quality of the clock signal. This paper proposes a low-cost clock cleaner solution for reference clock sources called the Clock Cleaner. The Clock Cleaner provides a wide range of reference clock frequencies with very low phase noise and jitter. The Clock Cleaner offers an affordable and flexible way for electronic system designers to prototype their high-speed applications. This paper presents the implementation of the Clock Cleaner using an Altera Cyclone III FPGA device and a NIOS II processor. This paper also analyzes the Clock Cleaner's phase noise and jitter performance and compares them with two commercial clock generation equipments.","PeriodicalId":437303,"journal":{"name":"2009 1st Asia Symposium on Quality Electronic Design","volume":"62 10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 1st Asia Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASQED.2009.5206273","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
With the increase in data processing speeds, the requirement for a clean reference clock source for high-speed data processing is paramount. A clean reference clock source for a high-speed data system must satisfy the following criteria: generates a clock signal with very fast rising and falling edges, exhibits low intrinsic jitter and does not add additional jitters through the clock distribution network. Generally, the cost of a reference clock source rises with the quality of the clock signal. This paper proposes a low-cost clock cleaner solution for reference clock sources called the Clock Cleaner. The Clock Cleaner provides a wide range of reference clock frequencies with very low phase noise and jitter. The Clock Cleaner offers an affordable and flexible way for electronic system designers to prototype their high-speed applications. This paper presents the implementation of the Clock Cleaner using an Altera Cyclone III FPGA device and a NIOS II processor. This paper also analyzes the Clock Cleaner's phase noise and jitter performance and compares them with two commercial clock generation equipments.
随着数据处理速度的提高,需要一个干净的参考时钟源来进行高速数据处理是至关重要的。用于高速数据系统的干净的参考时钟源必须满足以下标准:产生具有非常快的上升沿和下降沿的时钟信号,具有低的固有抖动,并且不会通过时钟分配网络增加额外的抖动。通常,参考时钟源的成本随着时钟信号的质量而上升。本文为参考时钟源提出了一种低成本的时钟清理方案,称为时钟清理器。时钟清洁器提供广泛的参考时钟频率,相位噪声和抖动非常低。时钟清洁器为电子系统设计人员提供了一种经济实惠且灵活的方式来设计其高速应用程序的原型。本文介绍了使用Altera Cyclone III FPGA器件和NIOS II处理器实现时钟清理器。本文还分析了时钟清洁器的相位噪声和抖动性能,并与两种商用时钟产生设备进行了比较。