Novel ESD protection design methodology and latchup prevention for a 0.5-/spl mu/m CMOS ASIC library

Wang Yuan, Jia Song, Chen Zhongjian, Ji Lijiu
{"title":"Novel ESD protection design methodology and latchup prevention for a 0.5-/spl mu/m CMOS ASIC library","authors":"Wang Yuan, Jia Song, Chen Zhongjian, Ji Lijiu","doi":"10.1109/ICASIC.2005.1611495","DOIUrl":null,"url":null,"abstract":"In this paper, instead of the traditional experience-based trial-and-error ESD design approach, a novel ESD protection design methodology is proposed, which resolves the costly and time-consuming problems of high-performance ESD protection development in deep-submicron CMOS technology. And this novel design method is conducted and verified in a 0.5-mum CMOS technology to accomplish I/O cell design of a CMOS ASIC library, whose human-body-model ESD level can be great than 4.5kV. To effectively improve latchup free capability, latchup prevention design is also discussed","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611495","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, instead of the traditional experience-based trial-and-error ESD design approach, a novel ESD protection design methodology is proposed, which resolves the costly and time-consuming problems of high-performance ESD protection development in deep-submicron CMOS technology. And this novel design method is conducted and verified in a 0.5-mum CMOS technology to accomplish I/O cell design of a CMOS ASIC library, whose human-body-model ESD level can be great than 4.5kV. To effectively improve latchup free capability, latchup prevention design is also discussed
0.5-/spl μ m CMOS专用集成电路库的新型ESD保护设计方法和锁存预防
本文提出了一种新的ESD保护设计方法,取代了传统的基于经验的试错式ESD设计方法,解决了深亚微米CMOS技术中高性能ESD保护开发成本高、耗时长的问题。并在0.5 μ m CMOS工艺上对这种新颖的设计方法进行了验证,实现了人体模型ESD电平大于4.5kV的CMOS专用集成电路库的I/O单元设计。为了有效提高飞行器的防锁滞能力,还对防锁滞设计进行了探讨
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信