{"title":"Building reliability into an EPROM cell using in-line WLR monitors","authors":"G. Madson, D. Probst, L. Rawlins","doi":"10.1109/IRWS.1995.493573","DOIUrl":null,"url":null,"abstract":"A systematic deprogramming failure on a small percentage of the wafers produced on our 0.8 micron EPROM line threatened profitability and reliability. The development of an in-line JEDEC Qbd test on scribe line capacitors lead to the finding of a direct correlation of the inter-poly oxide voltage at breakdown (Vbd) to deprogramming. Using the inline Vbd correlation enabled the discovery of the root cause of deprogramming-asperities growing from the first poly side wall creating a local area of a enhanced field allowing tunneling of electrons from the floating gates during write cycles of adjacent bits. Because the asperities were not created by one source, but from multiple sources, finding the root cause proved to be a formidable task. Before using the in-line Vbd test, wafer sort provided the only feedback. By using the in-line monitor, the evaluation time was reduced by 70%, reducing the time in our cycles of learning. With the reduced cycle time, a systematic approach to finding the root causes became possible. Screening experiments eliminated as many variables as possible. Finally, the contributing process steps were identified and further experiments lead to the development of a robust process. Descriptions of the methods followed and the resulting process changes are discussed.","PeriodicalId":355898,"journal":{"name":"IEEE 1995 International Integrated Reliability Workshop. Final Report","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 1995 International Integrated Reliability Workshop. Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.1995.493573","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A systematic deprogramming failure on a small percentage of the wafers produced on our 0.8 micron EPROM line threatened profitability and reliability. The development of an in-line JEDEC Qbd test on scribe line capacitors lead to the finding of a direct correlation of the inter-poly oxide voltage at breakdown (Vbd) to deprogramming. Using the inline Vbd correlation enabled the discovery of the root cause of deprogramming-asperities growing from the first poly side wall creating a local area of a enhanced field allowing tunneling of electrons from the floating gates during write cycles of adjacent bits. Because the asperities were not created by one source, but from multiple sources, finding the root cause proved to be a formidable task. Before using the in-line Vbd test, wafer sort provided the only feedback. By using the in-line monitor, the evaluation time was reduced by 70%, reducing the time in our cycles of learning. With the reduced cycle time, a systematic approach to finding the root causes became possible. Screening experiments eliminated as many variables as possible. Finally, the contributing process steps were identified and further experiments lead to the development of a robust process. Descriptions of the methods followed and the resulting process changes are discussed.