R. Ranjan, P. R. Perepa, Ki-Don Lee, Hokyung Park, Peter Kim, G. Yerubandi, J. Haefner, Caleb Dongkyun Kwon, M. Jin, Wenhao Zhou, H. Shim, Shin-Young Chung
{"title":"Impact of Barrier Metal Thickness on SRAM Reliability","authors":"R. Ranjan, P. R. Perepa, Ki-Don Lee, Hokyung Park, Peter Kim, G. Yerubandi, J. Haefner, Caleb Dongkyun Kwon, M. Jin, Wenhao Zhou, H. Shim, Shin-Young Chung","doi":"10.1109/IRPS48203.2023.10118344","DOIUrl":null,"url":null,"abstract":"To understand the effect of barrier metal thickness (BM THK) of metal gate (MG) on static random access memory (SRAM) reliability, we evaluated 3 different wafer-level reliability (WLR) methods; random telegraph noise (RTN) characteristics ($\\tau_{\\mathrm{c}}/\\tau_{\\mathrm{e}}$, or capture/ emission time constant) and BTI recovery are studied on single-bit transistors, and SRAM static noise margin (SNM) degradation is also investigated with various stress configuration. Using three different MG process splits, it is observed that RTN performance is modulated by BM THK. Through BM THK optimization, the best result (i.e., $\\mathbf{RTN}\\downarrow$, bias temperature instability (BTI) $\\mathbf{recovery}\\uparrow$, SRAM SNM $\\mathbf{shift}\\downarrow$) could be achieved, owing to less oxide damage by minimal trapping/de-trapping phenomenon. This clearly indicates the need of subtle process-reliability optimization. In addition, high temperature operating life (HTOL) is performed to confirm the SRAM Vmin shift at package-level test.","PeriodicalId":159030,"journal":{"name":"2023 IEEE International Reliability Physics Symposium (IRPS)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS48203.2023.10118344","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
To understand the effect of barrier metal thickness (BM THK) of metal gate (MG) on static random access memory (SRAM) reliability, we evaluated 3 different wafer-level reliability (WLR) methods; random telegraph noise (RTN) characteristics ($\tau_{\mathrm{c}}/\tau_{\mathrm{e}}$, or capture/ emission time constant) and BTI recovery are studied on single-bit transistors, and SRAM static noise margin (SNM) degradation is also investigated with various stress configuration. Using three different MG process splits, it is observed that RTN performance is modulated by BM THK. Through BM THK optimization, the best result (i.e., $\mathbf{RTN}\downarrow$, bias temperature instability (BTI) $\mathbf{recovery}\uparrow$, SRAM SNM $\mathbf{shift}\downarrow$) could be achieved, owing to less oxide damage by minimal trapping/de-trapping phenomenon. This clearly indicates the need of subtle process-reliability optimization. In addition, high temperature operating life (HTOL) is performed to confirm the SRAM Vmin shift at package-level test.