Low Power Area Efficient High Data Rate 16-bit ABS Crypto Processor

H. Jamal, S. Farhan, S. A. Khan
{"title":"Low Power Area Efficient High Data Rate 16-bit ABS Crypto Processor","authors":"H. Jamal, S. Farhan, S. A. Khan","doi":"10.1109/ICM.2006.373298","DOIUrl":null,"url":null,"abstract":"This paper presents a 16-bit AES architecture for low power and high bit rate applications. The novelty is in breaking the original 32-bit boundary based AES algorithm into a scalable architecture to work with 8-bit and 16-bit data set. 8-bit architecture is already developed. This new work offers a choice to the designer to use 8-bit or 16-bit algorithm for area and power efficient FPGA implementation. The novelty of the new development is still around the mix-column design. The complex matrix multiplication component and standard transformations of the 32-bit AES algorithm are transformed now to support 16-bit operations as well, simultaneously qualifying for applications requiring high data rates. The design has been further embellished by a memory based microprogrammed controller, which simplifies the control process of the algorithm and makes the FPGA platform viable for effective hardware utilization. The proposed architecture technique reuses same hardware resources for both key expansion and encryption.","PeriodicalId":284717,"journal":{"name":"2006 International Conference on Microelectronics","volume":"141 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Conference on Microelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2006.373298","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

This paper presents a 16-bit AES architecture for low power and high bit rate applications. The novelty is in breaking the original 32-bit boundary based AES algorithm into a scalable architecture to work with 8-bit and 16-bit data set. 8-bit architecture is already developed. This new work offers a choice to the designer to use 8-bit or 16-bit algorithm for area and power efficient FPGA implementation. The novelty of the new development is still around the mix-column design. The complex matrix multiplication component and standard transformations of the 32-bit AES algorithm are transformed now to support 16-bit operations as well, simultaneously qualifying for applications requiring high data rates. The design has been further embellished by a memory based microprogrammed controller, which simplifies the control process of the algorithm and makes the FPGA platform viable for effective hardware utilization. The proposed architecture technique reuses same hardware resources for both key expansion and encryption.
低功耗区域高效高数据速率16位ABS加密处理器
本文提出了一种适用于低功耗和高比特率应用的16位AES体系结构。其新颖之处在于将原来的基于32位边界的AES算法打破为可扩展的架构,以处理8位和16位数据集。8位体系结构已经开发出来了。这项新工作为设计人员提供了使用8位或16位算法来实现面积和功耗效率高的FPGA的选择。新开发的新颖性仍然围绕着混合柱设计。32位AES算法的复杂矩阵乘法组件和标准转换现在也被转换为支持16位操作,同时符合需要高数据速率的应用程序的要求。基于存储器的微程序控制器进一步完善了该设计,简化了算法的控制过程,使FPGA平台能够有效地利用硬件。所提出的体系结构技术重用相同的硬件资源进行密钥扩展和加密。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信