High-voltage thick layer SOI technology for PDP scan driver IC

M. Qiao, Lingli Jiang, Meng Wang, Yong Huang, H. Liao, Tao Liang, Zhen Sun, Bo Zhang, Zhaoji Li, G. Huang, Yuanyuan Zhao, L. Lai, Xi Hu, Xiang Zhuang, X. Luo, Zhuo Wang
{"title":"High-voltage thick layer SOI technology for PDP scan driver IC","authors":"M. Qiao, Lingli Jiang, Meng Wang, Yong Huang, H. Liao, Tao Liang, Zhen Sun, Bo Zhang, Zhaoji Li, G. Huang, Yuanyuan Zhao, L. Lai, Xi Hu, Xiang Zhuang, X. Luo, Zhuo Wang","doi":"10.1109/ISPSD.2011.5890820","DOIUrl":null,"url":null,"abstract":"Based on 11-μm-thick silicon layer and 1-μm-thick buried oxide layer, a novel high-voltage thick layer SOI technology has been developed for driving plasma display panels (PDP). HV pLDMOS, nLDMOS, nLIGBT and LV CMOS are compatible with deep trench isolation. The length T, Y for HV pLDMOS and TD for HV nLDMOS are optimized to reduce the device size and satisfy the off-state breakdown voltage simultaneously. Interdigitated N+&P+ and a deep P+ are adopted in the source region of HV nLDMOS and cathode region of HV nLIGBT to suppress parasitic NPN action and gain better on-state characteristics. A PDP scan driver IC using the developed high-voltage thick layer SOI technology shows that the rise and fall times of the output stages are about 17.6 ns and 16.6 ns respectively.","PeriodicalId":132504,"journal":{"name":"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD.2011.5890820","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25

Abstract

Based on 11-μm-thick silicon layer and 1-μm-thick buried oxide layer, a novel high-voltage thick layer SOI technology has been developed for driving plasma display panels (PDP). HV pLDMOS, nLDMOS, nLIGBT and LV CMOS are compatible with deep trench isolation. The length T, Y for HV pLDMOS and TD for HV nLDMOS are optimized to reduce the device size and satisfy the off-state breakdown voltage simultaneously. Interdigitated N+&P+ and a deep P+ are adopted in the source region of HV nLDMOS and cathode region of HV nLIGBT to suppress parasitic NPN action and gain better on-state characteristics. A PDP scan driver IC using the developed high-voltage thick layer SOI technology shows that the rise and fall times of the output stages are about 17.6 ns and 16.6 ns respectively.
PDP扫描驱动IC的高压厚层SOI技术
基于11 μm厚硅层和1 μm厚埋氧化层,提出了一种驱动等离子体显示面板(PDP)的高压厚层SOI技术。HV pLDMOS, nLDMOS, nlight和低压CMOS兼容深沟隔离。优化了高压pLDMOS的长度T, Y和高压nLDMOS的TD,以减小器件尺寸并同时满足断开状态击穿电压。在HV nLDMOS的源区和HV nlight的阴极区采用交叉的N+&P+和深P+来抑制寄生NPN作用,获得更好的导态特性。采用高压厚层SOI技术的PDP扫描驱动IC显示,输出级的上升和下降时间分别约为17.6 ns和16.6 ns。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信