{"title":"Design and analysis of source coupled logic circuits","authors":"Raghvendra Pratap Varma, R. Chandel","doi":"10.1109/I2CT.2014.7092217","DOIUrl":null,"url":null,"abstract":"In this paper, full adder circuits are implemented in pass transistor, CMOS and Source Coupled Logic and analyzed. SCL circuit is further minimized using multiplexer minimization technique and provides to an enhanced performance. Delay, power dissipation, number of transistors, current spike and their product are considered the performance metrics for the present analysis. Of the various adders implemented, SCL full adder circuit provides minimum current spike between power supply (VDD) to ground during state transition and best figure of merit. This makes SCL logic noise immune, rugged and an excellent candidate for mixed mode circuit design. Simulations are performed using Tanner EDA Tools for 0.18μm technology node.","PeriodicalId":384966,"journal":{"name":"International Conference for Convergence for Technology-2014","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference for Convergence for Technology-2014","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2CT.2014.7092217","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
In this paper, full adder circuits are implemented in pass transistor, CMOS and Source Coupled Logic and analyzed. SCL circuit is further minimized using multiplexer minimization technique and provides to an enhanced performance. Delay, power dissipation, number of transistors, current spike and their product are considered the performance metrics for the present analysis. Of the various adders implemented, SCL full adder circuit provides minimum current spike between power supply (VDD) to ground during state transition and best figure of merit. This makes SCL logic noise immune, rugged and an excellent candidate for mixed mode circuit design. Simulations are performed using Tanner EDA Tools for 0.18μm technology node.