Design and analysis of source coupled logic circuits

Raghvendra Pratap Varma, R. Chandel
{"title":"Design and analysis of source coupled logic circuits","authors":"Raghvendra Pratap Varma, R. Chandel","doi":"10.1109/I2CT.2014.7092217","DOIUrl":null,"url":null,"abstract":"In this paper, full adder circuits are implemented in pass transistor, CMOS and Source Coupled Logic and analyzed. SCL circuit is further minimized using multiplexer minimization technique and provides to an enhanced performance. Delay, power dissipation, number of transistors, current spike and their product are considered the performance metrics for the present analysis. Of the various adders implemented, SCL full adder circuit provides minimum current spike between power supply (VDD) to ground during state transition and best figure of merit. This makes SCL logic noise immune, rugged and an excellent candidate for mixed mode circuit design. Simulations are performed using Tanner EDA Tools for 0.18μm technology node.","PeriodicalId":384966,"journal":{"name":"International Conference for Convergence for Technology-2014","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference for Convergence for Technology-2014","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/I2CT.2014.7092217","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In this paper, full adder circuits are implemented in pass transistor, CMOS and Source Coupled Logic and analyzed. SCL circuit is further minimized using multiplexer minimization technique and provides to an enhanced performance. Delay, power dissipation, number of transistors, current spike and their product are considered the performance metrics for the present analysis. Of the various adders implemented, SCL full adder circuit provides minimum current spike between power supply (VDD) to ground during state transition and best figure of merit. This makes SCL logic noise immune, rugged and an excellent candidate for mixed mode circuit design. Simulations are performed using Tanner EDA Tools for 0.18μm technology node.
源耦合逻辑电路的设计与分析
本文采用通管、CMOS和源耦合逻辑实现了全加法器电路,并对其进行了分析。采用多路复用器最小化技术,进一步最小化了SCL电路,提高了性能。延迟、功耗、晶体管数量、电流尖峰及其乘积被认为是本分析的性能指标。在实现的各种加法器中,SCL全加法器电路在状态转换期间提供电源(VDD)到地之间的最小电流尖峰和最佳优值。这使得SCL逻辑噪声免疫,坚固耐用,是混合模式电路设计的优秀候选者。采用Tanner EDA工具对0.18μm工艺节点进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信