Superior metal step coverage and dielectric quality in a simple two-level metal 1.0 mu m CMOS technology

C. Fieber, E. Martin, H. Chew, G. Hills, N. Selamoglu, S. Lytle
{"title":"Superior metal step coverage and dielectric quality in a simple two-level metal 1.0 mu m CMOS technology","authors":"C. Fieber, E. Martin, H. Chew, G. Hills, N. Selamoglu, S. Lytle","doi":"10.1109/VMIC.1989.78006","DOIUrl":null,"url":null,"abstract":"A two-level metal process for a fourth-generation 1.0- mu m CMOS technology has been developed which yields superior aluminum step coverages and high-quality dielectrics without introducing complicated processing sequences. The process is cost-effective since it includes traditional materials and high throughput operations and is readily extendable to three levels of metal. The process incorporates a highly smoothed BPSG for dielectric I and resist-etchback planarization of plasma-enhanced TEOS for dielectric II. Also featured are a tapered aluminum I profile and modified contact window and via etch profiles. Defect density and electromigration data predict excellent yield and reliability for this process.<<ETX>>","PeriodicalId":302853,"journal":{"name":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VMIC.1989.78006","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A two-level metal process for a fourth-generation 1.0- mu m CMOS technology has been developed which yields superior aluminum step coverages and high-quality dielectrics without introducing complicated processing sequences. The process is cost-effective since it includes traditional materials and high throughput operations and is readily extendable to three levels of metal. The process incorporates a highly smoothed BPSG for dielectric I and resist-etchback planarization of plasma-enhanced TEOS for dielectric II. Also featured are a tapered aluminum I profile and modified contact window and via etch profiles. Defect density and electromigration data predict excellent yield and reliability for this process.<>
优越的金属台阶覆盖和介电质量在一个简单的两级金属1.0 μ m CMOS技术
开发了第四代1.0 μ m CMOS技术的两级金属工艺,该工艺无需引入复杂的加工程序,即可产生优越的铝台阶覆盖和高质量的介电体。该工艺具有成本效益,因为它包括传统材料和高通量操作,并且易于扩展到三层金属。该工艺结合了电介质I的高度平滑BPSG和电介质II的等离子体增强TEOS的电阻蚀刻平面化。还具有锥形铝I型型材和修改的接触窗口和通过蚀刻型材。缺陷密度和电迁移数据预测了该工艺的优良良率和可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信