A. Spessot, S. Salahuddin, Ricardo Escobar, R. Ritzenthaler, Y. Xiang, Rahul Budhwani, E. Litta, E. Capogreco, J. Bastos, Yangyin Chen, N. Horiguchi
{"title":"Thermally stable, packaged aware LV HKMG platforms benchmark to enable low power I/O for next 3D NAND generations","authors":"A. Spessot, S. Salahuddin, Ricardo Escobar, R. Ritzenthaler, Y. Xiang, Rahul Budhwani, E. Litta, E. Capogreco, J. Bastos, Yangyin Chen, N. Horiguchi","doi":"10.1109/IMW52921.2022.9779308","DOIUrl":null,"url":null,"abstract":"Input/Output transistor are expected to significantly improve power-performance to sustain the expected need of future 3D NAND Flash product for Big Data. In this work we present an HKMG thermally stable platform for next generation NAND I/O periphery devices. We propose a methodology to benchmark power and area device platform trade-off. Key element of the packaged product and different circuit design topologies are considered. We conclude that significant area reduction in the critical driver area combined with power saving can be achieved, providing guidelines for memory designers and system architect of next generation NAND products","PeriodicalId":132074,"journal":{"name":"2022 IEEE International Memory Workshop (IMW)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW52921.2022.9779308","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Input/Output transistor are expected to significantly improve power-performance to sustain the expected need of future 3D NAND Flash product for Big Data. In this work we present an HKMG thermally stable platform for next generation NAND I/O periphery devices. We propose a methodology to benchmark power and area device platform trade-off. Key element of the packaged product and different circuit design topologies are considered. We conclude that significant area reduction in the critical driver area combined with power saving can be achieved, providing guidelines for memory designers and system architect of next generation NAND products