Thermally stable, packaged aware LV HKMG platforms benchmark to enable low power I/O for next 3D NAND generations

A. Spessot, S. Salahuddin, Ricardo Escobar, R. Ritzenthaler, Y. Xiang, Rahul Budhwani, E. Litta, E. Capogreco, J. Bastos, Yangyin Chen, N. Horiguchi
{"title":"Thermally stable, packaged aware LV HKMG platforms benchmark to enable low power I/O for next 3D NAND generations","authors":"A. Spessot, S. Salahuddin, Ricardo Escobar, R. Ritzenthaler, Y. Xiang, Rahul Budhwani, E. Litta, E. Capogreco, J. Bastos, Yangyin Chen, N. Horiguchi","doi":"10.1109/IMW52921.2022.9779308","DOIUrl":null,"url":null,"abstract":"Input/Output transistor are expected to significantly improve power-performance to sustain the expected need of future 3D NAND Flash product for Big Data. In this work we present an HKMG thermally stable platform for next generation NAND I/O periphery devices. We propose a methodology to benchmark power and area device platform trade-off. Key element of the packaged product and different circuit design topologies are considered. We conclude that significant area reduction in the critical driver area combined with power saving can be achieved, providing guidelines for memory designers and system architect of next generation NAND products","PeriodicalId":132074,"journal":{"name":"2022 IEEE International Memory Workshop (IMW)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Memory Workshop (IMW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW52921.2022.9779308","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Input/Output transistor are expected to significantly improve power-performance to sustain the expected need of future 3D NAND Flash product for Big Data. In this work we present an HKMG thermally stable platform for next generation NAND I/O periphery devices. We propose a methodology to benchmark power and area device platform trade-off. Key element of the packaged product and different circuit design topologies are considered. We conclude that significant area reduction in the critical driver area combined with power saving can be achieved, providing guidelines for memory designers and system architect of next generation NAND products
热稳定,封装感知LV HKMG平台基准,为下一代3D NAND实现低功耗I/O
输入/输出晶体管有望显著提高功率性能,以满足未来3D NAND闪存产品对大数据的预期需求。在这项工作中,我们提出了下一代NAND I/O外围器件的HKMG热稳定平台。我们提出了一种基准功耗和面积器件平台权衡的方法。考虑了封装产品的关键元件和不同的电路设计拓扑结构。我们的结论是,关键驱动区域的显著面积减少以及功耗节约可以实现,为下一代NAND产品的存储器设计人员和系统架构师提供指导
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信