C. Ramamurthy, A. Gujja, V. Vashishtha, S. Chellappa, L. Clark
{"title":"Muller C-element Self-corrected Triple Modular Redundant Logic with Multithreading and Low Power Modes","authors":"C. Ramamurthy, A. Gujja, V. Vashishtha, S. Chellappa, L. Clark","doi":"10.1109/RADECS.2017.8696212","DOIUrl":null,"url":null,"abstract":"This work describes voting feedback circuits for triple modular redundant (TMR) self-correcting flip-flops that reduce the flip-flop circuit area by 20% and the energy consumption by 10% over the conventional use of a majority gate. A fully pipelined 256-bit key and 128-bit data advanced encryption standard (AES) engine implemented at the 90 nm technology node using the proposed design and has a maximum performance of 400 MHz and 297 mW in TMR and multi-thread modes. It operates in a low-power, non-redundant mode at 102 mW power dissipation. Testability modes are are also described.","PeriodicalId":223580,"journal":{"name":"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADECS.2017.8696212","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This work describes voting feedback circuits for triple modular redundant (TMR) self-correcting flip-flops that reduce the flip-flop circuit area by 20% and the energy consumption by 10% over the conventional use of a majority gate. A fully pipelined 256-bit key and 128-bit data advanced encryption standard (AES) engine implemented at the 90 nm technology node using the proposed design and has a maximum performance of 400 MHz and 297 mW in TMR and multi-thread modes. It operates in a low-power, non-redundant mode at 102 mW power dissipation. Testability modes are are also described.