FPGA-based decoupled double synchronous reference frame PLL for active power filters

Bo Sun, N. Dai, U. Chio, M. Wong, Chikong Wong, Sai-Weng Sin, U. Seng-Pan, R. Martins
{"title":"FPGA-based decoupled double synchronous reference frame PLL for active power filters","authors":"Bo Sun, N. Dai, U. Chio, M. Wong, Chikong Wong, Sai-Weng Sin, U. Seng-Pan, R. Martins","doi":"10.1109/ICIEA.2011.5975946","DOIUrl":null,"url":null,"abstract":"Decoupled double synchronous reference frame Phase-locked loop (DDSRF-PLL) is able to detect the phase angle of positive sequence when the three-phase voltages are unbalanced and distorted. In this paper, it is applied to the compensation current detection algorithm of shunt active power filter (SAPF) to replace a conventional PLL. Simulation results indicate that the compensation performance could be improved under voltage unbalance and distortion. Besides, DDSRF-PLL implemented on one field-programmable gate array (FPGA) chip is proposed. When compared with widely used digital signal processors (DSPs) in power control, FPGA the proposed structure has the advantages of parallel processing and rich user-defined I/O ports so that it exhibits processing efficiency and flexibility in application.","PeriodicalId":304500,"journal":{"name":"2011 6th IEEE Conference on Industrial Electronics and Applications","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 6th IEEE Conference on Industrial Electronics and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIEA.2011.5975946","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Decoupled double synchronous reference frame Phase-locked loop (DDSRF-PLL) is able to detect the phase angle of positive sequence when the three-phase voltages are unbalanced and distorted. In this paper, it is applied to the compensation current detection algorithm of shunt active power filter (SAPF) to replace a conventional PLL. Simulation results indicate that the compensation performance could be improved under voltage unbalance and distortion. Besides, DDSRF-PLL implemented on one field-programmable gate array (FPGA) chip is proposed. When compared with widely used digital signal processors (DSPs) in power control, FPGA the proposed structure has the advantages of parallel processing and rich user-defined I/O ports so that it exhibits processing efficiency and flexibility in application.
基于fpga的有源电力滤波器解耦双同步参考帧锁相环
解耦双同步参考帧锁相环(DDSRF-PLL)能够在三相电压不平衡和失真的情况下检测出正序的相角。本文将其应用于并联型有源电力滤波器(SAPF)的补偿电流检测算法中,以取代传统的锁相环。仿真结果表明,在电压不平衡和失真情况下,该方法可以提高补偿性能。此外,还提出了在一块现场可编程门阵列(FPGA)芯片上实现DDSRF-PLL的方法。与广泛应用于功率控制领域的数字信号处理器(dsp)相比,FPGA具有并行处理和丰富的用户自定义I/O口等优点,在应用中具有较高的处理效率和灵活性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信