Performance enhancement of slot synchronization in W-CDMA

M. Korde
{"title":"Performance enhancement of slot synchronization in W-CDMA","authors":"M. Korde","doi":"10.1109/VLSI-SATA.2016.7593051","DOIUrl":null,"url":null,"abstract":"The W-CDMA system plays an important role in the 3G cellular systems because of its compatible networking architecture to the present popular Global System for Mobile Communications (GSM) systems as well as the salient features of a Code Division Multiple Access (CDMA) system, including multi-path fading tolerance, high system capacity, low power consumption, good performance and coverage. In CDMA system, a procedure used by a Mobile Station (MS) to search for the best cell site and achieve code, time, and frequency synchronization with it is referred as cell search. Fast cell search is essential to reduce switch on delay (initial cell search), increase stand by time (idle mode search) and maintain good link quality (active-mode search). This is particularly true for the Wideband Code Division Multiple Access-Frequency Division Duplex (W-CDMA-FDD) system since it employs nonsynchronous base stations instead of synchronous ones of other CDMA systems to extend coverage from outdoor to indoor. Cell search is critical for achieving code and time synchronization. The main process of achieving cell search is divided into three stages followed by code verification, tracking and carrier frequency adjustment: 1) slot synchronization, 2) frame synchronization and code group identification, 3) primary scrambling code identification. This paper addresses slot synchronization in downlink as cell search algorithm in W-CDMA. In the three step search, the receiver searches for the slot timing by correlating the received signal with the Primary Synchronization (PSCH) code using Matched Filter (MF). This paper propose a design for a hierarchical matched filter for Primary Synchronization Code (PSC). The aim is to reduce the hardware complexity using Field Programmable Gate Array (FPGA) logic resources required to realize the filter.","PeriodicalId":328401,"journal":{"name":"2016 International Conference on VLSI Systems, Architectures, Technology and Applications (VLSI-SATA)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Conference on VLSI Systems, Architectures, Technology and Applications (VLSI-SATA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-SATA.2016.7593051","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The W-CDMA system plays an important role in the 3G cellular systems because of its compatible networking architecture to the present popular Global System for Mobile Communications (GSM) systems as well as the salient features of a Code Division Multiple Access (CDMA) system, including multi-path fading tolerance, high system capacity, low power consumption, good performance and coverage. In CDMA system, a procedure used by a Mobile Station (MS) to search for the best cell site and achieve code, time, and frequency synchronization with it is referred as cell search. Fast cell search is essential to reduce switch on delay (initial cell search), increase stand by time (idle mode search) and maintain good link quality (active-mode search). This is particularly true for the Wideband Code Division Multiple Access-Frequency Division Duplex (W-CDMA-FDD) system since it employs nonsynchronous base stations instead of synchronous ones of other CDMA systems to extend coverage from outdoor to indoor. Cell search is critical for achieving code and time synchronization. The main process of achieving cell search is divided into three stages followed by code verification, tracking and carrier frequency adjustment: 1) slot synchronization, 2) frame synchronization and code group identification, 3) primary scrambling code identification. This paper addresses slot synchronization in downlink as cell search algorithm in W-CDMA. In the three step search, the receiver searches for the slot timing by correlating the received signal with the Primary Synchronization (PSCH) code using Matched Filter (MF). This paper propose a design for a hierarchical matched filter for Primary Synchronization Code (PSC). The aim is to reduce the hardware complexity using Field Programmable Gate Array (FPGA) logic resources required to realize the filter.
W-CDMA中时隙同步性能的增强
W-CDMA系统具有多径衰落容忍、系统容量大、功耗低、性能好、覆盖广等特点,与当前流行的全球移动通信系统(GSM)兼容,在3G蜂窝系统中发挥着重要的作用。在CDMA系统中,移动站(MS)用于搜索最佳小区站点并与之实现代码、时间和频率同步的过程称为小区搜索。快速小区搜索对于减少开机延迟(初始小区搜索)、增加待机时间(空闲模式搜索)和保持良好的链路质量(活动模式搜索)至关重要。宽带码分多址-频分双工(W-CDMA-FDD)系统尤其如此,因为它使用非同步基站而不是其他CDMA系统的同步基站来将覆盖范围从室外扩展到室内。单元格搜索对于实现代码和时间同步至关重要。实现小区搜索的主要过程分为码验证、跟踪和载波频率调整三个阶段:1)槽同步,2)帧同步和码组识别,3)主置乱码识别。本文将下行链路的时隙同步作为W-CDMA中的小区搜索算法。在三步搜索中,接收机通过使用匹配滤波器(MF)将接收到的信号与主同步(PSCH)代码相关联来搜索时隙时间。提出了一种用于主同步码(PSC)的分层匹配滤波器设计。目的是利用现场可编程门阵列(FPGA)实现滤波器所需的逻辑资源来降低硬件复杂度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信