A reconfigurable system featuring dynamically extensible embedded microprocessor, FPGA and customisable I/O

M. Borgatti, F. Lertora, B. Forêt, L. Cali
{"title":"A reconfigurable system featuring dynamically extensible embedded microprocessor, FPGA and customisable I/O","authors":"M. Borgatti, F. Lertora, B. Forêt, L. Cali","doi":"10.1109/CICC.2002.1012757","DOIUrl":null,"url":null,"abstract":"A system-chip targeting image and voice processing and recognition application domains is implemented as a representative of the potential of using programmable logic in system design. It features an embedded reconfigurable processor built by joining a configurable and extensible processor core and a SRAM-based embedded FPGA. Application-specific bus-mapped coprocessors and flexible I/O peripherals and interfaces can also be added and dynamically modified by reconfiguring the embedded FPGA. The architecture of the system is discussed as well as the design flows for pre- and post-silicon design and customisation. The silicon area required by the system is 20 mm/sup 2/ in a 0.18 /spl mu/m CMOS technology. The embedded FPGA accounts for about 40% of the system area.","PeriodicalId":209025,"journal":{"name":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"69","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2002 Custom Integrated Circuits Conference (Cat. No.02CH37285)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2002.1012757","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 69

Abstract

A system-chip targeting image and voice processing and recognition application domains is implemented as a representative of the potential of using programmable logic in system design. It features an embedded reconfigurable processor built by joining a configurable and extensible processor core and a SRAM-based embedded FPGA. Application-specific bus-mapped coprocessors and flexible I/O peripherals and interfaces can also be added and dynamically modified by reconfiguring the embedded FPGA. The architecture of the system is discussed as well as the design flows for pre- and post-silicon design and customisation. The silicon area required by the system is 20 mm/sup 2/ in a 0.18 /spl mu/m CMOS technology. The embedded FPGA accounts for about 40% of the system area.
具有可动态扩展的嵌入式微处理器、FPGA和可定制I/O的可重构系统
实现了一种针对图像和语音处理与识别应用领域的系统芯片,作为在系统设计中使用可编程逻辑的潜力的代表。它的特点是一个嵌入式可重构处理器,由一个可配置和可扩展的处理器核心和一个基于sram的嵌入式FPGA组成。通过重新配置嵌入式FPGA,还可以添加和动态修改特定应用的总线映射协处理器和灵活的I/O外设和接口。讨论了该系统的体系结构,并给出了硅前、硅后设计和定制的设计流程。在0.18 /spl mu/m CMOS技术中,系统所需的硅面积为20 mm/sup 2/。嵌入式FPGA约占系统面积的40%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信