Cell design methodology for balanced carry-carrybar circuits in hybrid-CMOS logic style

Mahdieh Grailoo, Mahsa Grailoo, A. A. Gharahbagh
{"title":"Cell design methodology for balanced carry-carrybar circuits in hybrid-CMOS logic style","authors":"Mahdieh Grailoo, Mahsa Grailoo, A. A. Gharahbagh","doi":"10.1109/IWECMS.2011.5952384","DOIUrl":null,"url":null,"abstract":"In this paper, a novel systematic design methodology in the category of hybrid-CMOS Logic style is proposed and used for designing full swing balanced Carry-Carrybar circuits. The critical path of the presented designs consists of only one pass-transistor, which causes low propagation delay. High driving capability, full-balanced full-swing outputs and low number of transistors of basic structure of the designs are the obvious features of them. As known, Hybrid-CMOS full adders can be divided into three modules. Four new full adder circuits with high performance and high drivability have proposed in this paper by embedding the circuits in carry module. Simulations have been performed with TSMC 0.13-μm technology using HSpice and show that the proposed circuits exhibit better performance in compare with previously suggested circuits. These circuits outperform their counterparts showing 52%–81% improvement in the power-delay product.","PeriodicalId":211450,"journal":{"name":"2011 10th International Workshop on Electronics, Control, Measurement and Signals","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2011-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 10th International Workshop on Electronics, Control, Measurement and Signals","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWECMS.2011.5952384","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, a novel systematic design methodology in the category of hybrid-CMOS Logic style is proposed and used for designing full swing balanced Carry-Carrybar circuits. The critical path of the presented designs consists of only one pass-transistor, which causes low propagation delay. High driving capability, full-balanced full-swing outputs and low number of transistors of basic structure of the designs are the obvious features of them. As known, Hybrid-CMOS full adders can be divided into three modules. Four new full adder circuits with high performance and high drivability have proposed in this paper by embedding the circuits in carry module. Simulations have been performed with TSMC 0.13-μm technology using HSpice and show that the proposed circuits exhibit better performance in compare with previously suggested circuits. These circuits outperform their counterparts showing 52%–81% improvement in the power-delay product.
混合cmos逻辑式平衡carry-carry - bar电路的单元设计方法
本文提出了一种新的系统设计方法,用于设计全摆幅平衡的carry - carry - bar电路。所提出的设计的关键路径仅由一个通管组成,这使得传播延迟很低。高驱动能力、全平衡全摆幅输出和基本结构晶体管数量少是其显著特点。众所周知,Hybrid-CMOS全加法器可分为三个模块。本文通过在进位模块中嵌入全加法器电路,提出了四种高性能、高驱动性的全加法器电路。利用HSpice对TSMC 0.13 μm工艺进行了仿真,结果表明所提出的电路比以前提出的电路具有更好的性能。这些电路的性能优于同类电路,在功率延迟产品上提高了52%-81%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信