Electrical Characterization and Analysis of 4H-SiC Lateral MOSFET (LMOS) for High-Voltage Power Integrated Circuits

Li Liu, Jue Wang, Zishi Wang, Miaoguang Bai, Junze Li, Zhengyun Zhu, Hongyi Xu, Na Ren, Qing Guo, Kuang Sheng
{"title":"Electrical Characterization and Analysis of 4H-SiC Lateral MOSFET (LMOS) for High-Voltage Power Integrated Circuits","authors":"Li Liu, Jue Wang, Zishi Wang, Miaoguang Bai, Junze Li, Zhengyun Zhu, Hongyi Xu, Na Ren, Qing Guo, Kuang Sheng","doi":"10.1109/ISPSD57135.2023.10147418","DOIUrl":null,"url":null,"abstract":"This paper demonstrates a SiC lateral MOSFET (LMOS) with DOUBLE RESURFs (reduce surface field) technology to improve the device's breakdown voltage. The electrical characteristics and analysis of the fabricated SiC LMOS are carried out in terms of output, transfer and blocking characteristics, as well as the leakage current mechanisms. In particular, the effect of the length of the P-top RESURFs on device performance is studied. The experimental results indicate that the SiC LMOS with P-top RESURFs of length $7\\ \\mu\\mathrm{m}$ exhibits best comprehensively with the highest breakdown voltage of 970 V, the highest Baliga's figure of merit BFOM of 83.6MW/cm2, and low (gate) leakage current. Which is recommended in this work and also encourages its further application in the power integrated circuits (Power ICs).","PeriodicalId":344266,"journal":{"name":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 35th International Symposium on Power Semiconductor Devices and ICs (ISPSD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISPSD57135.2023.10147418","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper demonstrates a SiC lateral MOSFET (LMOS) with DOUBLE RESURFs (reduce surface field) technology to improve the device's breakdown voltage. The electrical characteristics and analysis of the fabricated SiC LMOS are carried out in terms of output, transfer and blocking characteristics, as well as the leakage current mechanisms. In particular, the effect of the length of the P-top RESURFs on device performance is studied. The experimental results indicate that the SiC LMOS with P-top RESURFs of length $7\ \mu\mathrm{m}$ exhibits best comprehensively with the highest breakdown voltage of 970 V, the highest Baliga's figure of merit BFOM of 83.6MW/cm2, and low (gate) leakage current. Which is recommended in this work and also encourages its further application in the power integrated circuits (Power ICs).
用于高压电源集成电路的4H-SiC横向MOSFET (LMOS)的电学特性与分析
本文演示了一种采用DOUBLE RESURFs(减少表面场)技术的SiC横向MOSFET (LMOS),以提高器件的击穿电压。从输出特性、转移特性和阻塞特性以及漏电流机理等方面对制备的SiC LMOS进行了电学特性分析。特别地,研究了P-top refs长度对器件性能的影响。实验结果表明,长度为$7\ \mu\mathrm{m}$的P-top RESURFs材料综合性能最好,击穿电压最高为970 V, Baliga优值bfm最高为83.6MW/cm2,漏电流小。这是本工作所推荐的,并鼓励其在功率集成电路(power ic)中的进一步应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信