Precession Electron Diffraction (PED) Strain Characterization in Stacked Nanosheet FET Structure

J. Li, S. Mochizuki, E. Stuckert, L. Tierney, K. Toole, R. Conte, N. Loubet
{"title":"Precession Electron Diffraction (PED) Strain Characterization in Stacked Nanosheet FET Structure","authors":"J. Li, S. Mochizuki, E. Stuckert, L. Tierney, K. Toole, R. Conte, N. Loubet","doi":"10.31399/asm.cp.istfa2022p0074","DOIUrl":null,"url":null,"abstract":"\n Non-planar semiconductor devices, such as vertical fin-based field-effect transistor (FinFET) devices have been developed that include multiple vertical fins serving as conducting channel regions to enable larger effective conduction width in a small layout area. However, as circuits are scaled to smaller dimensions, it has become increasingly difficult to improve the performance of FinFET devices. Stacked nanosheet FETs have been developed to further enable larger effective conduction width in a given small layout area while enabling gate length scaling. Nanosheet (NS) FET devices have attracted attention as a candidate to replace FinFET technology at the 5 nm technology node and beyond due to their excellent electrostatics and short channel control. The use of silicon-germanium for the channel material has been explored as a major technology element for FinFET CMOS technology, and the performance benefits of Si-Ge channel over silicon channel have been demonstrated. Compared with conventional FinFET, stacked gate-all-around (GAA) NS CMOS shows higher electron mobility for nFET but lower hole mobility for pFET due to its unique device architecture and carrier transport direction. To improve pFET performance, SiGe NS is proposed as the pFET channel material. However, introducing and maintaining strain in the SiGe GAA NS channel is challenging but important for improving carrier transport. It is critical to understand the strain distribution in the advanced 3D nanosheet FET structures. This paper describes the use of advanced transmission electron microscopy (TEM) techniques to investigate the strain distribution in strained SiGe channel NS pFET through Si channel trimming and selective Si1-xGex epitaxial growth. A stacked GAA NS pFET was fabricated from compressively strained Si1-xGex channel with good crystallinity and high uniaxial compressive stress of ~1 GPa. From lattice deformation maps with a nanometer spatial resolution obtained by TEM techniques, the authors demonstrate that nano-beam precession electron diffraction techniques can be used to investigate the local strain distribution of the stacked GAA NS pFET devices with high precision, and thus help to optimize the integration process and strain engineering for pFET device performance enhancement for the next generation of CMOS logic in GAA NS technology.","PeriodicalId":417175,"journal":{"name":"International Symposium for Testing and Failure Analysis","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Symposium for Testing and Failure Analysis","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.31399/asm.cp.istfa2022p0074","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Non-planar semiconductor devices, such as vertical fin-based field-effect transistor (FinFET) devices have been developed that include multiple vertical fins serving as conducting channel regions to enable larger effective conduction width in a small layout area. However, as circuits are scaled to smaller dimensions, it has become increasingly difficult to improve the performance of FinFET devices. Stacked nanosheet FETs have been developed to further enable larger effective conduction width in a given small layout area while enabling gate length scaling. Nanosheet (NS) FET devices have attracted attention as a candidate to replace FinFET technology at the 5 nm technology node and beyond due to their excellent electrostatics and short channel control. The use of silicon-germanium for the channel material has been explored as a major technology element for FinFET CMOS technology, and the performance benefits of Si-Ge channel over silicon channel have been demonstrated. Compared with conventional FinFET, stacked gate-all-around (GAA) NS CMOS shows higher electron mobility for nFET but lower hole mobility for pFET due to its unique device architecture and carrier transport direction. To improve pFET performance, SiGe NS is proposed as the pFET channel material. However, introducing and maintaining strain in the SiGe GAA NS channel is challenging but important for improving carrier transport. It is critical to understand the strain distribution in the advanced 3D nanosheet FET structures. This paper describes the use of advanced transmission electron microscopy (TEM) techniques to investigate the strain distribution in strained SiGe channel NS pFET through Si channel trimming and selective Si1-xGex epitaxial growth. A stacked GAA NS pFET was fabricated from compressively strained Si1-xGex channel with good crystallinity and high uniaxial compressive stress of ~1 GPa. From lattice deformation maps with a nanometer spatial resolution obtained by TEM techniques, the authors demonstrate that nano-beam precession electron diffraction techniques can be used to investigate the local strain distribution of the stacked GAA NS pFET devices with high precision, and thus help to optimize the integration process and strain engineering for pFET device performance enhancement for the next generation of CMOS logic in GAA NS technology.
叠置纳米片FET结构的进动电子衍射(PED)应变表征
非平面半导体器件,例如基于垂直翅片的场效应晶体管(FinFET)器件已经被开发出来,其中包括多个垂直翅片作为导电通道区域,以便在较小的布局区域内实现更大的有效传导宽度。然而,随着电路的尺寸越来越小,提高FinFET器件的性能变得越来越困难。层叠纳米片场效应管已被开发出来,以进一步在给定的小布局区域内实现更大的有效导通宽度,同时实现栅极长度缩放。纳米片(NS) FET器件由于其优异的静电性能和短通道控制性能,已成为在5nm及以上技术节点上取代FinFET技术的候选器件。作为FinFET CMOS技术的主要技术元素,硅锗沟道材料的使用已经被探索,硅锗沟道比硅沟道的性能优势已经被证明。与传统的FinFET相比,由于其独特的器件结构和载流子输运方向,GAA NS CMOS具有更高的fet电子迁移率和较低的fet空穴迁移率。为了提高fet的性能,提出了SiGe NS作为fet沟道材料。然而,在SiGe GAA NS信道中引入和维持应变是具有挑战性的,但对改善载波传输很重要。在先进的三维纳米片场效应管结构中,了解应变分布是至关重要的。本文介绍了利用先进的透射电子显微镜(TEM)技术,通过Si沟道修剪和选择性Si1-xGex外延生长,研究了应变SiGe沟道NS fet中的应变分布。采用压缩应变Si1-xGex通道制备了具有良好结晶度和~1 GPa高单轴压应力的堆叠GAA NS fet。从TEM技术获得的纳米空间分辨率的晶格变形图中,作者证明了纳米束进动电子衍射技术可以高精度地研究堆叠GAA NS fet器件的局部应变分布,从而有助于优化集成工艺和应变工程,以提高下一代GAA NS技术中CMOS逻辑的fet器件性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信