A Power Reduction Method for Scan Testing in Ultra-Low Power Designs

Hiroyuki Iwata, Yoichi Maeda, Jun Matsushima
{"title":"A Power Reduction Method for Scan Testing in Ultra-Low Power Designs","authors":"Hiroyuki Iwata, Yoichi Maeda, Jun Matsushima","doi":"10.1109/ATS52891.2021.00037","DOIUrl":null,"url":null,"abstract":"In recent years, low power devices have become widely designed. Since the power supply design is based on the user operation, there is the possibility that it can malfunction in conventional scan testing on account of the excessive power consumption during scan testing. In order to overcome this problem, we have combined and adopted various scan testing techniques. This paper presents a scan testing approach that is demonstrated to be effective for ultra-low power devices. It splits one scan shift clock into several scan shift clocks per clock domain. Moreover, it changes the scan shift clock speed to cope with the inrush current. These clock controls are made possible by our own test clock controller.","PeriodicalId":432330,"journal":{"name":"2021 IEEE 30th Asian Test Symposium (ATS)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 30th Asian Test Symposium (ATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS52891.2021.00037","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In recent years, low power devices have become widely designed. Since the power supply design is based on the user operation, there is the possibility that it can malfunction in conventional scan testing on account of the excessive power consumption during scan testing. In order to overcome this problem, we have combined and adopted various scan testing techniques. This paper presents a scan testing approach that is demonstrated to be effective for ultra-low power devices. It splits one scan shift clock into several scan shift clocks per clock domain. Moreover, it changes the scan shift clock speed to cope with the inrush current. These clock controls are made possible by our own test clock controller.
超低功耗设计中扫描测试的降低功耗方法
近年来,低功耗器件得到了广泛的设计。由于电源的设计是基于用户操作的,因此在常规扫描测试中存在由于扫描测试过程中功耗过大而导致故障的可能性。为了克服这个问题,我们结合并采用了各种扫描测试技术。本文提出了一种针对超低功耗器件的有效扫描测试方法。它将一个扫描移位时钟拆分为每个时钟域的几个扫描移位时钟。此外,它还改变了扫描移位时钟的速度以应对浪涌电流。这些时钟控制是由我们自己的测试时钟控制器实现的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信