Investigations of cooling solutions for three-dimensional (3D) chip stacks

Keiji Matsumoto, S. Ibaraki, M. Sato, K. Sakuma, Y. Orii, F. Yamada
{"title":"Investigations of cooling solutions for three-dimensional (3D) chip stacks","authors":"Keiji Matsumoto, S. Ibaraki, M. Sato, K. Sakuma, Y. Orii, F. Yamada","doi":"10.1109/STHERM.2010.5444319","DOIUrl":null,"url":null,"abstract":"Three-dimensional (3D) chip stacks are receiving more attention for system performance enhancements. However, because of the higher circuit density, the cooling of 3D chip stacks gets more challenging. In conventional cooling methods, a heat sink or a micro-channel cooler is located at the top of the chip to dissipate the generated heat in a chip. In this paper, possible cooling methods from the bottom of a silicon interposer and cooling from the peripheral of a silicon interposer were proposed and evaluated. Based on the experimentally obtained thermal resistance of lead-free (SnAg) interconnections, the cooling performances of the above two cooling solutions were investigated by modeling and the requirements were clarified.","PeriodicalId":111882,"journal":{"name":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STHERM.2010.5444319","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25

Abstract

Three-dimensional (3D) chip stacks are receiving more attention for system performance enhancements. However, because of the higher circuit density, the cooling of 3D chip stacks gets more challenging. In conventional cooling methods, a heat sink or a micro-channel cooler is located at the top of the chip to dissipate the generated heat in a chip. In this paper, possible cooling methods from the bottom of a silicon interposer and cooling from the peripheral of a silicon interposer were proposed and evaluated. Based on the experimentally obtained thermal resistance of lead-free (SnAg) interconnections, the cooling performances of the above two cooling solutions were investigated by modeling and the requirements were clarified.
三维(3D)芯片堆冷却解决方案的研究
三维(3D)芯片堆栈越来越受到系统性能增强的关注。然而,由于更高的电路密度,3D芯片堆的冷却变得更加具有挑战性。在传统的冷却方法中,散热片或微通道冷却器位于芯片的顶部,以消散芯片中产生的热量。本文提出并评价了从硅中间层底部冷却和从硅中间层外围冷却两种可能的方法。基于实验得到的无铅(SnAg)互连的热阻,通过建模研究了上述两种冷却方案的冷却性能,并明确了冷却要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信