Keiji Matsumoto, S. Ibaraki, M. Sato, K. Sakuma, Y. Orii, F. Yamada
{"title":"Investigations of cooling solutions for three-dimensional (3D) chip stacks","authors":"Keiji Matsumoto, S. Ibaraki, M. Sato, K. Sakuma, Y. Orii, F. Yamada","doi":"10.1109/STHERM.2010.5444319","DOIUrl":null,"url":null,"abstract":"Three-dimensional (3D) chip stacks are receiving more attention for system performance enhancements. However, because of the higher circuit density, the cooling of 3D chip stacks gets more challenging. In conventional cooling methods, a heat sink or a micro-channel cooler is located at the top of the chip to dissipate the generated heat in a chip. In this paper, possible cooling methods from the bottom of a silicon interposer and cooling from the peripheral of a silicon interposer were proposed and evaluated. Based on the experimentally obtained thermal resistance of lead-free (SnAg) interconnections, the cooling performances of the above two cooling solutions were investigated by modeling and the requirements were clarified.","PeriodicalId":111882,"journal":{"name":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 26th Annual IEEE Semiconductor Thermal Measurement and Management Symposium (SEMI-THERM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STHERM.2010.5444319","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25
Abstract
Three-dimensional (3D) chip stacks are receiving more attention for system performance enhancements. However, because of the higher circuit density, the cooling of 3D chip stacks gets more challenging. In conventional cooling methods, a heat sink or a micro-channel cooler is located at the top of the chip to dissipate the generated heat in a chip. In this paper, possible cooling methods from the bottom of a silicon interposer and cooling from the peripheral of a silicon interposer were proposed and evaluated. Based on the experimentally obtained thermal resistance of lead-free (SnAg) interconnections, the cooling performances of the above two cooling solutions were investigated by modeling and the requirements were clarified.