Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration

Shikha Tripathi, R. Mathur, J. Arya
{"title":"Unified 3GPP and 3GPP2 turbo encoder FPGA implementation using run-time partial reconfiguration","authors":"Shikha Tripathi, R. Mathur, J. Arya","doi":"10.1109/WTS.2010.5479671","DOIUrl":null,"url":null,"abstract":"One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.","PeriodicalId":117027,"journal":{"name":"2010 Wireless Telecommunications Symposium (WTS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Wireless Telecommunications Symposium (WTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WTS.2010.5479671","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

One key objective of Software Defined radio is to implement multiple standards on common hardware. This can be achieved by partial reconfiguration of Field Programmable Gate Array (FPGA) in which some part of the FPGA remains active while other gets reconfigured. This paper proposes partially reconfigurable design of unified turbo encoder of two 3G standards-3GPP and 3GPP2 on FPGA Xilinx Virtex- IV. The design shows substantial improvement in hardware implementation of the interleavers over the previous designs. In order to achieve the best possible results with partial reconfiguration, maximum common functionality from both the turbo encoders has been identified and a unified architecture has been proposed. Novel ways have been devised to perform the computationally intensive operations of the 3GPP interleaver with minimal hardware requirement and least possible number of clock cycles.
统一3GPP和3GPP2 turbo编码器的FPGA实现,使用运行时部分重构
软件定义无线电的一个关键目标是在通用硬件上实现多种标准。这可以通过部分重新配置现场可编程门阵列(FPGA)来实现,其中FPGA的某些部分保持活跃,而其他部分被重新配置。本文提出了在Xilinx Virtex- IV FPGA上实现3gpp和3GPP2两种3G标准统一turbo编码器的部分可重构设计。该设计在交织器的硬件实现上比以往的设计有了很大的改进。为了实现部分重构的最佳结果,已经确定了两个涡轮编码器的最大共同功能,并提出了一个统一的架构。已经设计了新的方法来执行3GPP交织器的计算密集型操作,具有最小的硬件要求和尽可能少的时钟周期。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信