Mixed bus width architecture for low cost AES VLSI design

Yibo Fan, Jidong Wang, T. Ikenaga, S. Goto
{"title":"Mixed bus width architecture for low cost AES VLSI design","authors":"Yibo Fan, Jidong Wang, T. Ikenaga, S. Goto","doi":"10.1109/ICASIC.2007.4415765","DOIUrl":null,"url":null,"abstract":"With the increase of security problem, AES is widely used in a lot of secure systems. For some low data throughput applications, low cost design is more attractive than high speed design. In this paper, low cost hardware architecture for AES algorithm is proposed. Mixed bus width architecture is used to reduce hardware cost and shorten critical path. The experimental results show that the lowest hardware cost implementation of AES algorithm is 4678 gates. The corresponding frequency is 80 MHz and the throughput is 51 Mbps. This architecture is very suitable for mid-throughput, low power and low hardware cost systems such as mobile system.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415765","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

With the increase of security problem, AES is widely used in a lot of secure systems. For some low data throughput applications, low cost design is more attractive than high speed design. In this paper, low cost hardware architecture for AES algorithm is proposed. Mixed bus width architecture is used to reduce hardware cost and shorten critical path. The experimental results show that the lowest hardware cost implementation of AES algorithm is 4678 gates. The corresponding frequency is 80 MHz and the throughput is 51 Mbps. This architecture is very suitable for mid-throughput, low power and low hardware cost systems such as mobile system.
用于低成本AES VLSI设计的混合总线宽度架构
随着安全问题的日益突出,AES被广泛应用于许多安全系统中。对于一些低数据吞吐量的应用,低成本设计比高速设计更有吸引力。本文提出了一种低成本的AES算法硬件架构。采用混合总线宽度架构,降低了硬件成本,缩短了关键路径。实验结果表明,实现AES算法的最低硬件成本为4678个门。对应的频率为80mhz,吞吐量为51mbps。这种架构非常适合中吞吐量、低功耗和低硬件成本的系统,如移动系统。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信