Power Aware design and Convergence of Router using Unified Power Format Standards

C N Ranjitha, B. Sujatha
{"title":"Power Aware design and Convergence of Router using Unified Power Format Standards","authors":"C N Ranjitha, B. Sujatha","doi":"10.1109/RTEICT46194.2019.9016733","DOIUrl":null,"url":null,"abstract":"The Hardware design verification goal is to check implementation matching with high level specification. Verification process checks the design for agreement with the specifications and reports any discrepancies & bugs. This can be achieved by scripting the assertion coverage to the design. In semiconductor industry power dissipation is a critical issue in most of the System-on-Chips (SOCs) designs. In past, power to any RTL design were made at the physical implementation stages. As on those days total number of cells per chip were lesser. But now a days due to the entire system on chip the number of cells per chip has been increased, So the power implementation cannot be done manually that is by connecting the power pins to the power supplies, so in order to overcome this problem power implementation can be done by introducing the power intent to the design which helps in the reduction of the power. This can be achieved by applying Unified Power Format to the SOCs design and the design power reduction is verified by writing the low power coverage to it. Unified power format is an IEEE 1801 standard format which act as a power intent to any RTL design. VCS is a synopsys tool used for writing the design code and for debugging the code. Assertion coverage results and low power coverage result reports are obtained by generating the report files. This paper explains about the verification by using assertion coverage which helps in early detection of bugs and also reduces the time consumption. Power consumption has been reduced and verified by low power coverage to the design. Both verification and low power coverage has been verified by taking the router as example.","PeriodicalId":269385,"journal":{"name":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","volume":"90 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT46194.2019.9016733","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The Hardware design verification goal is to check implementation matching with high level specification. Verification process checks the design for agreement with the specifications and reports any discrepancies & bugs. This can be achieved by scripting the assertion coverage to the design. In semiconductor industry power dissipation is a critical issue in most of the System-on-Chips (SOCs) designs. In past, power to any RTL design were made at the physical implementation stages. As on those days total number of cells per chip were lesser. But now a days due to the entire system on chip the number of cells per chip has been increased, So the power implementation cannot be done manually that is by connecting the power pins to the power supplies, so in order to overcome this problem power implementation can be done by introducing the power intent to the design which helps in the reduction of the power. This can be achieved by applying Unified Power Format to the SOCs design and the design power reduction is verified by writing the low power coverage to it. Unified power format is an IEEE 1801 standard format which act as a power intent to any RTL design. VCS is a synopsys tool used for writing the design code and for debugging the code. Assertion coverage results and low power coverage result reports are obtained by generating the report files. This paper explains about the verification by using assertion coverage which helps in early detection of bugs and also reduces the time consumption. Power consumption has been reduced and verified by low power coverage to the design. Both verification and low power coverage has been verified by taking the router as example.
基于统一电源格式标准的路由器的功耗感知设计与融合
硬件设计验证的目标是检查实现是否符合高级规范。验证过程检查设计是否符合规格,并报告任何差异和错误。这可以通过将断言覆盖编写到设计中来实现。在半导体工业中,功耗是大多数片上系统(soc)设计中的一个关键问题。在过去,任何RTL设计都是在物理实现阶段进行的。在那些日子里,每个芯片的细胞总数更少。但是现在的一天,由于整个系统的芯片上,每个芯片的单元数已经增加,所以电源的实现不能手动完成,即通过连接电源引脚到电源,所以为了克服这个问题,电源的实现可以通过引入电源意图的设计来完成,这有助于降低功率。这可以通过将统一功率格式应用于soc设计来实现,并通过向其写入低功耗覆盖来验证设计功耗降低。统一电源格式是IEEE 1801标准格式,它作为任何RTL设计的电源意图。VCS是一个用于编写设计代码和调试代码的synopsys工具。断言覆盖率结果和低功耗覆盖率结果报告是通过生成报告文件获得的。本文通过使用断言覆盖率来解释验证,这有助于早期发现错误并减少时间消耗。功耗已经降低,并验证了低功率覆盖的设计。以该路由器为例,对验证和低功耗覆盖进行了验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信