{"title":"Single level integrated packaging modules for high performance electronic systems","authors":"Lirong Zheng, H. Tenhunen","doi":"10.1109/ECTC.2000.853404","DOIUrl":null,"url":null,"abstract":"In this paper, we introduce a novel packaging scenario that aims to integrate or eliminate the existing multilevel packaging hierarchies towards single level integration. The new approach is actually an extension of VLSI technology where standard IC processes were pursued in the whole fabrication sequence. Test samples were made successfully. The module and interconnect structures, integration process, and electrical performance were studied theoretically and experimentally. Properties of signal propagation and coupling from chip to chip were simulated and measured in frequency domain as well as in time domain. It shows that off-chip communication with several Gb/s data rate is possible in such modules.","PeriodicalId":410140,"journal":{"name":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2000.853404","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14
Abstract
In this paper, we introduce a novel packaging scenario that aims to integrate or eliminate the existing multilevel packaging hierarchies towards single level integration. The new approach is actually an extension of VLSI technology where standard IC processes were pursued in the whole fabrication sequence. Test samples were made successfully. The module and interconnect structures, integration process, and electrical performance were studied theoretically and experimentally. Properties of signal propagation and coupling from chip to chip were simulated and measured in frequency domain as well as in time domain. It shows that off-chip communication with several Gb/s data rate is possible in such modules.