Single level integrated packaging modules for high performance electronic systems

Lirong Zheng, H. Tenhunen
{"title":"Single level integrated packaging modules for high performance electronic systems","authors":"Lirong Zheng, H. Tenhunen","doi":"10.1109/ECTC.2000.853404","DOIUrl":null,"url":null,"abstract":"In this paper, we introduce a novel packaging scenario that aims to integrate or eliminate the existing multilevel packaging hierarchies towards single level integration. The new approach is actually an extension of VLSI technology where standard IC processes were pursued in the whole fabrication sequence. Test samples were made successfully. The module and interconnect structures, integration process, and electrical performance were studied theoretically and experimentally. Properties of signal propagation and coupling from chip to chip were simulated and measured in frequency domain as well as in time domain. It shows that off-chip communication with several Gb/s data rate is possible in such modules.","PeriodicalId":410140,"journal":{"name":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 Proceedings. 50th Electronic Components and Technology Conference (Cat. No.00CH37070)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2000.853404","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

In this paper, we introduce a novel packaging scenario that aims to integrate or eliminate the existing multilevel packaging hierarchies towards single level integration. The new approach is actually an extension of VLSI technology where standard IC processes were pursued in the whole fabrication sequence. Test samples were made successfully. The module and interconnect structures, integration process, and electrical performance were studied theoretically and experimentally. Properties of signal propagation and coupling from chip to chip were simulated and measured in frequency domain as well as in time domain. It shows that off-chip communication with several Gb/s data rate is possible in such modules.
用于高性能电子系统的单级集成封装模块
在本文中,我们介绍了一种新的包装方案,旨在集成或消除现有的多级包装层次结构,实现单级集成。这种新方法实际上是VLSI技术的延伸,在整个制造过程中都采用标准IC工艺。试验样品制作成功。从理论和实验两方面对其模块和互连结构、集成过程和电性能进行了研究。在频域和时域对信号在芯片间的传播和耦合特性进行了仿真和测量。实验结果表明,该模块可以实现数Gb/s数据速率的片外通信。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信