Components of a 12-bit 50 Ms/s non-radix 2 pipeline analog-to-digital converter

Hui Liu, X. Du, M. Hassoun
{"title":"Components of a 12-bit 50 Ms/s non-radix 2 pipeline analog-to-digital converter","authors":"Hui Liu, X. Du, M. Hassoun","doi":"10.1109/MWSCAS.2000.951668","DOIUrl":null,"url":null,"abstract":"The design and implementation of the components of a non-radix 2 12-bit pipeline analog-to-digital converter (ADC) is presented in this paper. The ADC is composed of 13 pipeline stages each with a gain of 1.9 rather than the traditional 2. Each stage of the pipeline is composed of a fully differential sample and hold amplifier (SHA), a 1-bit sub-ADC and a 1-bit sub-DAC. The sub-DAC functionality is rolled in as part of the SHA switched-capacitor circuit, which is referred to as the multiplying DAC (MDAC). The ADC has been implemented in a 0.35 /spl mu/m single-poly CMOS digital process.","PeriodicalId":437349,"journal":{"name":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2000.951668","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The design and implementation of the components of a non-radix 2 12-bit pipeline analog-to-digital converter (ADC) is presented in this paper. The ADC is composed of 13 pipeline stages each with a gain of 1.9 rather than the traditional 2. Each stage of the pipeline is composed of a fully differential sample and hold amplifier (SHA), a 1-bit sub-ADC and a 1-bit sub-DAC. The sub-DAC functionality is rolled in as part of the SHA switched-capacitor circuit, which is referred to as the multiplying DAC (MDAC). The ADC has been implemented in a 0.35 /spl mu/m single-poly CMOS digital process.
一个12位50ms /s非基数2管道模数转换器的组件
本文介绍了一种非基数2的12位流水线模数转换器(ADC)的设计与实现。ADC由13个流水线级组成,每个级的增益为1.9,而不是传统的2。管道的每一级都由一个全差分采样和保持放大器(SHA)、一个1位子adc和一个1位子dac组成。子DAC功能作为SHA开关电容电路的一部分,被称为乘法DAC (MDAC)。该ADC已在0.35 /spl mu/m的单聚CMOS数字工艺中实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信