EXTRA: Towards the exploitation of eXascale technology for reconfigurable architectures

D. Stroobandt, A. Varbanescu, C. Ciobanu, Muhammed Al Kadi, A. Brokalakis, George Charitopoulos, T. Todman, Xinyu Niu, D. Pnevmatikatos, Amit Kulkarni, Elias Vansteenkiste, W. Luk, M. Santambrogio, D. Sciuto, M. Huebner, Tobias Becker, G. Gaydadjiev, A. Nikitakis, A. Thom
{"title":"EXTRA: Towards the exploitation of eXascale technology for reconfigurable architectures","authors":"D. Stroobandt, A. Varbanescu, C. Ciobanu, Muhammed Al Kadi, A. Brokalakis, George Charitopoulos, T. Todman, Xinyu Niu, D. Pnevmatikatos, Amit Kulkarni, Elias Vansteenkiste, W. Luk, M. Santambrogio, D. Sciuto, M. Huebner, Tobias Becker, G. Gaydadjiev, A. Nikitakis, A. Thom","doi":"10.1109/ReCoSoC.2016.7533896","DOIUrl":null,"url":null,"abstract":"To handle the stringent performance requirements of future exascale-class applications, High Performance Computing (HPC) systems need ultra-efficient heterogeneous compute nodes. To reduce power and increase performance, such compute nodes will require hardware accelerators with a high degree of specialization. Ideally, dynamic reconfiguration will be an intrinsic feature, so that specific HPC application features can be optimally accelerated, even if they regularly change over time. In the EXTRA project, we create a new and flexible exploration platform for developing reconfigurable architectures, design tools and HPC applications with run-time reconfiguration built-in as a core fundamental feature instead of an add-on. EXTRA covers the entire stack from architecture up to the application, focusing on the fundamental building blocks for run-time reconfigurable exascale HPC systems: new chip architectures with very low reconfiguration overhead, new tools that truly take reconfiguration as a central design concept, and applications that are tuned to maximally benefit from the proposed run-time reconfiguration techniques. Ultimately, this open platform will improve Europe's competitive advantage and leadership in the field.","PeriodicalId":248789,"journal":{"name":"2016 11th International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 11th International Symposium on Reconfigurable Communication-centric Systems-on-Chip (ReCoSoC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ReCoSoC.2016.7533896","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

To handle the stringent performance requirements of future exascale-class applications, High Performance Computing (HPC) systems need ultra-efficient heterogeneous compute nodes. To reduce power and increase performance, such compute nodes will require hardware accelerators with a high degree of specialization. Ideally, dynamic reconfiguration will be an intrinsic feature, so that specific HPC application features can be optimally accelerated, even if they regularly change over time. In the EXTRA project, we create a new and flexible exploration platform for developing reconfigurable architectures, design tools and HPC applications with run-time reconfiguration built-in as a core fundamental feature instead of an add-on. EXTRA covers the entire stack from architecture up to the application, focusing on the fundamental building blocks for run-time reconfigurable exascale HPC systems: new chip architectures with very low reconfiguration overhead, new tools that truly take reconfiguration as a central design concept, and applications that are tuned to maximally benefit from the proposed run-time reconfiguration techniques. Ultimately, this open platform will improve Europe's competitive advantage and leadership in the field.
EXTRA:将eXascale技术用于可重构架构
为了满足未来百亿亿级应用的严格性能要求,高性能计算(HPC)系统需要超高效的异构计算节点。为了降低功耗和提高性能,这样的计算节点将需要高度专业化的硬件加速器。理想情况下,动态重新配置将是一个固有的特性,这样特定的HPC应用程序特性就可以得到最佳的加速,即使它们会随着时间的推移而定期变化。在EXTRA项目中,我们创建了一个新的灵活的探索平台,用于开发可重构架构、设计工具和HPC应用程序,将运行时可重构内置为核心基本功能,而不是附加功能。EXTRA涵盖了从架构到应用程序的整个堆栈,重点关注运行时可重构的百万亿级HPC系统的基本构建块:具有非常低重构开销的新芯片架构,真正将重构作为核心设计概念的新工具,以及从拟议的运行时重构技术中最大程度受益的应用程序。最终,这个开放平台将提高欧洲在该领域的竞争优势和领导地位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信