{"title":"Leakage Reduction at Architectural Level","authors":"C. Piguet, C. Schuster, Jean-Luc Nagel","doi":"10.1109/ICICDT.2006.220780","DOIUrl":null,"url":null,"abstract":"In very deep submicron technologies, the leakage power consumption becomes an important contribution to the total power consumption. This paper focuses on architecture comparison and aims at selecting the one with the minimum total power consumption by simultaneously optimizing static and dynamic power dissipations. As an example, the choice of one multiplier over eleven 16-bit multiplier architectures has been performed regarding the lowest total power","PeriodicalId":447050,"journal":{"name":"2006 IEEE International Conference on IC Design and Technology","volume":"212 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-08-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Conference on IC Design and Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT.2006.220780","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In very deep submicron technologies, the leakage power consumption becomes an important contribution to the total power consumption. This paper focuses on architecture comparison and aims at selecting the one with the minimum total power consumption by simultaneously optimizing static and dynamic power dissipations. As an example, the choice of one multiplier over eleven 16-bit multiplier architectures has been performed regarding the lowest total power