A Low-power High-reliability STT-MRAM Write Scheme with Real-time Voltage Sensing Module

Hao Li, Hongmei Yu, Dongsheng Liu, Peng Liu, Bo Liu
{"title":"A Low-power High-reliability STT-MRAM Write Scheme with Real-time Voltage Sensing Module","authors":"Hao Li, Hongmei Yu, Dongsheng Liu, Peng Liu, Bo Liu","doi":"10.1109/ASICON47005.2019.8983459","DOIUrl":null,"url":null,"abstract":"Spin transfer torque magnetic random access memory (STT-MRAM) is an emerging non-volatile memory and is regarded as a next generation memory. Efforts have been made in its write scheme, but the proposed schemes suffer from high write power and reliability issues. In this paper, we propose a low-power high-reliability write scheme with real-time voltage sensing and control module. Write operations are immediately terminated when the states of cells switch as desire, and when the current state match the state to be switched into, write operations will be terminated directly. The scheme is implemented and simulated in SMIC 40nm Logic Low Leakage process. Simulation results show that write power is 0.106pJ/bit on average, which is 62.5% less than the traditional scheme, and the effective judgment range of write “0” and write “1” is 408mV and 275mV respectively which is 3.15 times larger than the best previously result to our knowledge to reach high write reliability.","PeriodicalId":319342,"journal":{"name":"2019 IEEE 13th International Conference on ASIC (ASICON)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 13th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON47005.2019.8983459","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Spin transfer torque magnetic random access memory (STT-MRAM) is an emerging non-volatile memory and is regarded as a next generation memory. Efforts have been made in its write scheme, but the proposed schemes suffer from high write power and reliability issues. In this paper, we propose a low-power high-reliability write scheme with real-time voltage sensing and control module. Write operations are immediately terminated when the states of cells switch as desire, and when the current state match the state to be switched into, write operations will be terminated directly. The scheme is implemented and simulated in SMIC 40nm Logic Low Leakage process. Simulation results show that write power is 0.106pJ/bit on average, which is 62.5% less than the traditional scheme, and the effective judgment range of write “0” and write “1” is 408mV and 275mV respectively which is 3.15 times larger than the best previously result to our knowledge to reach high write reliability.
具有实时电压传感模块的低功耗高可靠性STT-MRAM写入方案
自旋传递转矩磁随机存取存储器(STT-MRAM)是一种新兴的非易失性存储器,被认为是下一代存储器。在写方案方面已经做了一些努力,但是所提出的方案存在高写功率和可靠性问题。本文提出了一种具有实时电压传感和控制模块的低功耗高可靠性写入方案。当单元格状态按要求切换时,立即终止写操作,当当前状态与要切换的状态匹配时,直接终止写操作。该方案在中芯国际40nm低漏工艺中进行了实现和仿真。仿真结果表明,该方案的写入功率平均为0.106pJ/bit,比传统方案降低了62.5%,写入“0”和写入“1”的有效判断范围分别为408mV和275mV,比目前已知的最佳结果提高了3.15倍,达到了较高的写入可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信