Hybrid HCI Degradation in Sub-micron NMOSFET due to Mixed Back-end Process Damages

Kuilong Yu, Xiaojuan Zhu, Rui Fang, Tingting Ma, Kun Han, Zhongyi Xia
{"title":"Hybrid HCI Degradation in Sub-micron NMOSFET due to Mixed Back-end Process Damages","authors":"Kuilong Yu, Xiaojuan Zhu, Rui Fang, Tingting Ma, Kun Han, Zhongyi Xia","doi":"10.1109/IRPS45951.2020.9129336","DOIUrl":null,"url":null,"abstract":"This paper presents one hybrid hot carrier injection (HCI) degradation behavior of 3.3 V NMOS transistor. It is noted to remarkably occur when annealing the wafer fully encapsulated by the passivation layer (as enclosed in the red box in Fig. 1). Along with the HCI stress time, the degradation mechanism transits from the drain avalanche hot carrier (DAHC) injection to the channel hot electron (CHE) injection, manifesting as the turn-around behavior of IDsat and VTsat degradation. Electrical stress test results indicate the weak gate oxide interface with silicon substrate. It could be attributed to the combined contribution of the plasma induced damage (PID) in high density plasma (HDP) deposition and the hydrogen species driven to the gate oxide interface by the alloying process. The results in this work can inspire the HCI tuning regarding back-end process steps.","PeriodicalId":116002,"journal":{"name":"2020 IEEE International Reliability Physics Symposium (IRPS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS45951.2020.9129336","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents one hybrid hot carrier injection (HCI) degradation behavior of 3.3 V NMOS transistor. It is noted to remarkably occur when annealing the wafer fully encapsulated by the passivation layer (as enclosed in the red box in Fig. 1). Along with the HCI stress time, the degradation mechanism transits from the drain avalanche hot carrier (DAHC) injection to the channel hot electron (CHE) injection, manifesting as the turn-around behavior of IDsat and VTsat degradation. Electrical stress test results indicate the weak gate oxide interface with silicon substrate. It could be attributed to the combined contribution of the plasma induced damage (PID) in high density plasma (HDP) deposition and the hydrogen species driven to the gate oxide interface by the alloying process. The results in this work can inspire the HCI tuning regarding back-end process steps.
亚微米NMOSFET中混合后端工艺损伤导致的混合HCI退化
本文研究了3.3 V NMOS晶体管的混合热载流子注入(HCI)降解行为。值得注意的是,当对完全被钝化层封装的晶圆进行退火时(如图1中红框所示),这种现象非常明显。随着HCI应力时间的增加,降解机制从漏极雪崩热载子(DAHC)注入转变为通道热电子(CHE)注入,表现为IDsat和VTsat降解的翻转行为。电应力测试结果表明,硅衬底存在弱栅氧化界面。这可能是高密度等离子体沉积过程中等离子体诱导损伤(PID)和合金化过程中驱动到栅氧化界面的氢的共同作用。这项工作的结果可以启发关于后端流程步骤的HCI调优。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信