A flexible filter-based Mobile-to-Mobile Double Rayleigh Fading channel emulator

Souhail Haggui, F. Rouissi, Y. Mlayeh, F. Tlili
{"title":"A flexible filter-based Mobile-to-Mobile Double Rayleigh Fading channel emulator","authors":"Souhail Haggui, F. Rouissi, Y. Mlayeh, F. Tlili","doi":"10.1109/ICMCS.2016.7905603","DOIUrl":null,"url":null,"abstract":"A low-complexity and high performance configurable Double Rayleigh Mobile-to-Mobile fading channel emulator is proposed as well as its High Level Synthesis. The design and implementation of the proposed architecture based on a variant of the white Gaussian noise filtering method uses a minor hardware resource. The designed system is modeled using C/C++ high level language. Then the synthesis task into a Field-Programmable Gate Arrays (FPGA) is performed using Vivado 2014.2 High-Level Synthesis tool. Implementation results into a Xilinx Zynq-7 ZC706 xc7z045ffg900-2 FPGA shows that the proposed architecture uses only 1.5% of the configurable slices, 3% of the dedicated DSP48E, 4 BlockRAMs and it can generate up to 115 million fading samples per second. The analysis of the theoretical curves compared with the simulated one, in terms first order statistical properties of a double Rayleigh mobile-to-mobile fading channel, shows that there is a good agreement between the simulated results and the theoretical curves.","PeriodicalId":345854,"journal":{"name":"2016 5th International Conference on Multimedia Computing and Systems (ICMCS)","volume":"146 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 5th International Conference on Multimedia Computing and Systems (ICMCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMCS.2016.7905603","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A low-complexity and high performance configurable Double Rayleigh Mobile-to-Mobile fading channel emulator is proposed as well as its High Level Synthesis. The design and implementation of the proposed architecture based on a variant of the white Gaussian noise filtering method uses a minor hardware resource. The designed system is modeled using C/C++ high level language. Then the synthesis task into a Field-Programmable Gate Arrays (FPGA) is performed using Vivado 2014.2 High-Level Synthesis tool. Implementation results into a Xilinx Zynq-7 ZC706 xc7z045ffg900-2 FPGA shows that the proposed architecture uses only 1.5% of the configurable slices, 3% of the dedicated DSP48E, 4 BlockRAMs and it can generate up to 115 million fading samples per second. The analysis of the theoretical curves compared with the simulated one, in terms first order statistical properties of a double Rayleigh mobile-to-mobile fading channel, shows that there is a good agreement between the simulated results and the theoretical curves.
基于柔性滤波器的移动到移动双瑞利衰落信道仿真器
提出了一种低复杂度、高性能、可配置的双瑞利移动到移动衰落信道仿真器及其高级综合。该架构的设计和实现基于高斯白噪声滤波方法的一种变体,使用较少的硬件资源。设计的系统采用C/ c++高级语言进行建模。然后使用Vivado 2014.2高级合成工具执行合成任务到现场可编程门阵列(FPGA)。在Xilinx Zynq-7 ZC706 xc7z045ffg900-2 FPGA上的实现结果表明,所提出的架构仅使用1.5%的可配置切片,3%的专用DSP48E, 4个blockram,每秒可产生高达1.15亿个衰落样本。对双瑞利移动到移动衰落信道的一阶统计特性进行了理论曲线与仿真曲线的对比分析,结果表明,仿真结果与理论曲线吻合较好。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信