ILT optimization of EUV masks for sub-7nm lithography

Kevin Hooker, Bernd Kuechler, A. Kazarian, G. Xiao, K. Lucas
{"title":"ILT optimization of EUV masks for sub-7nm lithography","authors":"Kevin Hooker, Bernd Kuechler, A. Kazarian, G. Xiao, K. Lucas","doi":"10.1117/12.2279912","DOIUrl":null,"url":null,"abstract":"The 5nm and 7nm technology nodes will continue recent scaling trends and will deliver significantly smaller minimum features, standard cell areas and SRAM cell areas vs. the 10nm node. There are tremendous economic pressures to shrink each subsequent technology, though in a cost-effective and performance enhancing manner. IC manufacturers are eagerly awaiting EUV so that they can more aggressively shrink their technology than they could by using complicated MPT. The current 0.33NA EUV tools and processes also have their patterning limitations. EUV scanner lenses, scanner sources, masks and resists are all relatively immature compared to the current lithography manufacturing baseline of 193i. For example, lens aberrations are currently several times larger (as a function of wavelength) in EUV scanners than for 193i scanners. Robustly patterning 16nm L/S fully random logic metal patterns and 40nm pitch random logic rectangular contacts with 0.33NA EUV are tough challenges that will benefit from advanced OPC/RET. For example, if an IC manufacturer can push single exposure device layer resolution 10% tighter using improved ILT to avoid using DPT, there will be a significant cost and process complexity benefit to doing so. ILT is well known to have considerable benefits in finding flexible 193i mask pattern solutions to improve process window, improve 2D CD control, improve resolution in low K1 lithography regime and help to delay the introduction of DPT. However, ILT has not previously been applied to EUV lithography. In this paper, we report on new developments which extend ILT method to EUV lithography and we characterize the benefits seen vs. traditional EUV OPC/RET methods.","PeriodicalId":287066,"journal":{"name":"European Mask and Lithography Conference","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-09-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"European Mask and Lithography Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1117/12.2279912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

The 5nm and 7nm technology nodes will continue recent scaling trends and will deliver significantly smaller minimum features, standard cell areas and SRAM cell areas vs. the 10nm node. There are tremendous economic pressures to shrink each subsequent technology, though in a cost-effective and performance enhancing manner. IC manufacturers are eagerly awaiting EUV so that they can more aggressively shrink their technology than they could by using complicated MPT. The current 0.33NA EUV tools and processes also have their patterning limitations. EUV scanner lenses, scanner sources, masks and resists are all relatively immature compared to the current lithography manufacturing baseline of 193i. For example, lens aberrations are currently several times larger (as a function of wavelength) in EUV scanners than for 193i scanners. Robustly patterning 16nm L/S fully random logic metal patterns and 40nm pitch random logic rectangular contacts with 0.33NA EUV are tough challenges that will benefit from advanced OPC/RET. For example, if an IC manufacturer can push single exposure device layer resolution 10% tighter using improved ILT to avoid using DPT, there will be a significant cost and process complexity benefit to doing so. ILT is well known to have considerable benefits in finding flexible 193i mask pattern solutions to improve process window, improve 2D CD control, improve resolution in low K1 lithography regime and help to delay the introduction of DPT. However, ILT has not previously been applied to EUV lithography. In this paper, we report on new developments which extend ILT method to EUV lithography and we characterize the benefits seen vs. traditional EUV OPC/RET methods.
亚7nm光刻用EUV掩模的ILT优化
5nm和7nm技术节点将延续最近的扩展趋势,与10nm节点相比,将提供更小的最小特性、标准单元面积和SRAM单元面积。每一项后续技术都面临着巨大的经济压力,尽管是以一种成本效益和性能提高的方式来缩小。IC制造商正热切期待EUV的出现,这样他们就可以比使用复杂的MPT更积极地缩小技术。目前的0.33NA EUV工具和工艺也有其图案限制。与1933年的光刻制造基准相比,EUV扫描透镜、扫描源、掩模和抗蚀剂都相对不成熟。例如,目前EUV扫描仪的透镜像差(作为波长的函数)比193i扫描仪大几倍。具有0.33NA EUV的16nm L/S全随机逻辑金属图形和40nm间距随机逻辑矩形触点的鲁棒化是一项严峻的挑战,将受益于先进的OPC/RET。例如,如果IC制造商可以使用改进的ILT将单曝光器件层分辨率提高10%,以避免使用DPT,那么这样做将具有显着的成本和工艺复杂性优势。众所周知,ILT在寻找灵活的193i掩模模式解决方案方面具有相当大的优势,可以改善工艺窗口,改善2D CD控制,提高低K1光刻系统的分辨率,并有助于延迟DPT的引入。然而,ILT以前还没有应用于EUV光刻。在本文中,我们报告了将ILT方法扩展到EUV光刻的新发展,并描述了与传统EUV OPC/RET方法相比所看到的优势。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信