Experimental validation of a chip area optimized 3.3 kV SiC half bridge for HVDC converters

L. Bergmann, M. Wahle, M. Bakran
{"title":"Experimental validation of a chip area optimized 3.3 kV SiC half bridge for HVDC converters","authors":"L. Bergmann, M. Wahle, M. Bakran","doi":"10.1109/APEC43599.2022.9773514","DOIUrl":null,"url":null,"abstract":"The content of this paper demonstrates the experi-mental validation of a semiconductor area optimized 3.3 kV SiC half bridge for HVDC converters. The core of this work is a comparison on sub module level between the conventional half bridge and the asymmetric HVDC specific half bridge, which features an asymmetrical semiconductor area between high side and low side switch. The main motivation of this approach is to save costly SiC semiconductor area and exploit the asymmetrical stress of low side and high side switches in the sub modules of a Modular Multilevel Converter (MM C). The system level design is already published and therefore, only the basics it will be presented. The focus is on switching characteristics of the MOSFET and the freewheeling body diode. The impact of design methods on dead time optimization, switching over-voltage, reverse recovery behavior, current slope and switching losses is investigated.","PeriodicalId":127006,"journal":{"name":"2022 IEEE Applied Power Electronics Conference and Exposition (APEC)","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE Applied Power Electronics Conference and Exposition (APEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APEC43599.2022.9773514","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The content of this paper demonstrates the experi-mental validation of a semiconductor area optimized 3.3 kV SiC half bridge for HVDC converters. The core of this work is a comparison on sub module level between the conventional half bridge and the asymmetric HVDC specific half bridge, which features an asymmetrical semiconductor area between high side and low side switch. The main motivation of this approach is to save costly SiC semiconductor area and exploit the asymmetrical stress of low side and high side switches in the sub modules of a Modular Multilevel Converter (MM C). The system level design is already published and therefore, only the basics it will be presented. The focus is on switching characteristics of the MOSFET and the freewheeling body diode. The impact of design methods on dead time optimization, switching over-voltage, reverse recovery behavior, current slope and switching losses is investigated.
一种芯片面积优化的3.3 kV SiC半桥用于高压直流变流器的实验验证
本文的内容是对半导体面积优化的3.3 kV SiC半桥用于高压直流变流器的实验验证。本工作的核心是在子模块层面上对传统半桥和非对称HVDC专用半桥进行比较,非对称HVDC专用半桥在高侧和低侧开关之间具有非对称半导体面积。这种方法的主要动机是节省昂贵的SiC半导体面积,并利用模块化多电平转换器(MM C)子模块中低侧和高侧开关的不对称应力。系统级设计已经发布,因此,只介绍基本原理。重点是MOSFET和自由体二极管的开关特性。研究了设计方法对死区优化、开关过电压、反向恢复行为、电流斜率和开关损耗的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信