A 8.4Gb/s Low Power Transmitter with 1.66 pJ/b using 40:1 Serializer for DisplayPort Interface

W. Jung, Jinhyung Lee, Kwangho Lee, Hyojun Kim, D. Jeong
{"title":"A 8.4Gb/s Low Power Transmitter with 1.66 pJ/b using 40:1 Serializer for DisplayPort Interface","authors":"W. Jung, Jinhyung Lee, Kwangho Lee, Hyojun Kim, D. Jeong","doi":"10.1109/ISOCC50952.2020.9333028","DOIUrl":null,"url":null,"abstract":"This paper presents the design of the 8.4Gb/s transmitter with a two-tap feed-forward equalizer (FFE) and a 40:1 serializer. The transmitter includes an all-digital phased-locked-loop (ADPLL), a pre-driver and a driver. The simple architecture of the 5:1 serializer achieves low-power consumption by eliminating delay line buffers used to secure timing margin and the selection generator in the conventional 5:1 serializers. The prototype is fabricated in a 40-nm CMOS technology. It offers 72.5-ps eye width, which is 61% of the unit interval and exhibits energy efficiency of 1.66 pJ/bit at 8.4Gb/s.","PeriodicalId":270577,"journal":{"name":"2020 International SoC Design Conference (ISOCC)","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC50952.2020.9333028","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents the design of the 8.4Gb/s transmitter with a two-tap feed-forward equalizer (FFE) and a 40:1 serializer. The transmitter includes an all-digital phased-locked-loop (ADPLL), a pre-driver and a driver. The simple architecture of the 5:1 serializer achieves low-power consumption by eliminating delay line buffers used to secure timing margin and the selection generator in the conventional 5:1 serializers. The prototype is fabricated in a 40-nm CMOS technology. It offers 72.5-ps eye width, which is 61% of the unit interval and exhibits energy efficiency of 1.66 pJ/bit at 8.4Gb/s.
一个8.4Gb/s低功率发射机,1.66 pJ/b,使用40:1串行器用于DisplayPort接口
本文介绍了一种具有双抽头前馈均衡器(FFE)和40:1串行化器的8.4Gb/s发送器的设计。该发射机包括一个全数字锁相环(ADPLL)、一个预驱动器和一个驱动器。5:1序列化器的简单架构通过消除用于确保时间裕度的延迟线缓冲器和传统5:1序列化器中的选择生成器,实现了低功耗。原型机采用40纳米CMOS技术制造。它提供72.5 ps的眼宽,占单位间隔的61%,并在8.4Gb/s的速度下显示1.66 pJ/bit的能量效率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信