H. Takahashi, S. Fujii, K. Kawauchi, T. Inaba, H. Gambe
{"title":"A sub-micron CMOS echo canceller using a DSP cell","authors":"H. Takahashi, S. Fujii, K. Kawauchi, T. Inaba, H. Gambe","doi":"10.1109/ISSCC.1987.1157089","DOIUrl":null,"url":null,"abstract":"This report will cover a 45K gate chip designed using a silicon compiler. A 11.5×11.8mm die contains a DSP that was available as a pre-designed cell.","PeriodicalId":102932,"journal":{"name":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1987 IEEE International Solid-State Circuits Conference. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1987.1157089","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This report will cover a 45K gate chip designed using a silicon compiler. A 11.5×11.8mm die contains a DSP that was available as a pre-designed cell.