{"title":"Potential of thin (∼10 nm) HfO2 ferroelectric FDSOI NCFET for performance enhancement in digital circuits at reduced power consumption","authors":"S. Qureshi, S. Mehrotra","doi":"10.1109/ULIS.2018.8354775","DOIUrl":null,"url":null,"abstract":"A simulation study using thin (∼10 nm) HfO2 PGP FDSOI NCFET based gates is presented. The study has been performed on devices having 20 nm metal gate length with supply voltage varying from 0.5 V to 0.9 V. The circuits studied were 3-stage ring oscillator, NAND-2 and NOR-2 gates. The study showed significant enhancement in the performance in HfO2 FDSOI NCFET based gates at reduced power consumption which is −66% when compared to that of FDSOI MOSFET based gates. The power-delay product of HfO2 FDSOI NCFET based gates was found to be significantly lower (∼24%) in comparison to baseline FDSOI MOSFET based gates. The effect of increasing fan-in and fan-out on the performance of logic gates has also been discussed in the paper.","PeriodicalId":383788,"journal":{"name":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 Joint International EUROSOI Workshop and International Conference on Ultimate Integration on Silicon (EUROSOI-ULIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ULIS.2018.8354775","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
A simulation study using thin (∼10 nm) HfO2 PGP FDSOI NCFET based gates is presented. The study has been performed on devices having 20 nm metal gate length with supply voltage varying from 0.5 V to 0.9 V. The circuits studied were 3-stage ring oscillator, NAND-2 and NOR-2 gates. The study showed significant enhancement in the performance in HfO2 FDSOI NCFET based gates at reduced power consumption which is −66% when compared to that of FDSOI MOSFET based gates. The power-delay product of HfO2 FDSOI NCFET based gates was found to be significantly lower (∼24%) in comparison to baseline FDSOI MOSFET based gates. The effect of increasing fan-in and fan-out on the performance of logic gates has also been discussed in the paper.