FPGA based DPWM/DPFM architecture for digitally controlled dc-dc converters

V. Radhika, K. Baskaran
{"title":"FPGA based DPWM/DPFM architecture for digitally controlled dc-dc converters","authors":"V. Radhika, K. Baskaran","doi":"10.1109/UPCON.2016.7894628","DOIUrl":null,"url":null,"abstract":"This paper deals with design of Digital Pulse Width Modulator (DPWM) and Digital Pulse Frequency Modulator (DPWM) architectures with block RAM available in FPGA. Variable duty cycle pulse and variable frequency pulse are generated to control the switch of power converters. The proposed dual mode DPWM/DPFM architecture can control the switch of power converter under light and heavy load conditions. Clock divider is designed with 4 bit modulo 16 counter to deliver the desired clock to the various blocks in the architecture. Architecture is designed with Verilog hardware language, synthesized and implemented with Xilinx PlanAhead 14.2 tool for various bit sizes of duty cycle d(n) and frequency control inputs f(n). Proposed architecture can have a maximum operating frequency of 306 MHz and achieves higher resolution without using counter and delay line scheme utilized in traditional DPWM/DPFM architectures.","PeriodicalId":151809,"journal":{"name":"2016 IEEE Uttar Pradesh Section International Conference on Electrical, Computer and Electronics Engineering (UPCON)","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Uttar Pradesh Section International Conference on Electrical, Computer and Electronics Engineering (UPCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPCON.2016.7894628","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper deals with design of Digital Pulse Width Modulator (DPWM) and Digital Pulse Frequency Modulator (DPWM) architectures with block RAM available in FPGA. Variable duty cycle pulse and variable frequency pulse are generated to control the switch of power converters. The proposed dual mode DPWM/DPFM architecture can control the switch of power converter under light and heavy load conditions. Clock divider is designed with 4 bit modulo 16 counter to deliver the desired clock to the various blocks in the architecture. Architecture is designed with Verilog hardware language, synthesized and implemented with Xilinx PlanAhead 14.2 tool for various bit sizes of duty cycle d(n) and frequency control inputs f(n). Proposed architecture can have a maximum operating frequency of 306 MHz and achieves higher resolution without using counter and delay line scheme utilized in traditional DPWM/DPFM architectures.
基于FPGA的数字控制dc-dc变换器DPWM/DPFM结构
本文研究了基于FPGA的数字脉宽调制器(DPWM)和数字脉频调制器(DPWM)体系结构的设计。产生可变占空比脉冲和变频脉冲,控制电源变换器的开关。所提出的双模DPWM/DPFM结构可以在轻负载和重载条件下控制功率变换器的开关。时钟分频器设计了4位模16计数器,将所需的时钟传送到架构中的各个模块。架构采用Verilog硬件语言设计,采用Xilinx PlanAhead 14.2工具合成和实现,适用于各种占空比d(n)和频率控制输入f(n)。该架构的最大工作频率为306 MHz,无需使用传统DPWM/DPFM架构中的计数器和延迟线方案,即可实现更高的分辨率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信