Design of a reconfigurable computing platform

J. Papu, O. See
{"title":"Design of a reconfigurable computing platform","authors":"J. Papu, O. See","doi":"10.1109/CITISIA.2009.5224224","DOIUrl":null,"url":null,"abstract":"This paper describes a design of a reconfigurable computing platform (RCP) based on the Intel Xeon general purpose processor and the Nallatech BenNUEY-PCI-4E field programmable gate array (FPGA) motherboard. The RCP is built to allow users with little or no knowledge of hardware design to program high performance computing applications that utilizes FPGA as the coprocessor. The RCP utilizes Impulse CoDeveloper which is an electronic system level (ESL) design tool that compiles sequential applications/algorithms in C to synthesizable HDL. A customized platform support package (PSP) was developed within the Impulse CoDeveloper environment to enable the Impulse tools to automatically generate the HDL files and C source codes with supported hardware and software interfaces that is targeted for the RCP. The PSP also automates the synthesis and implementation process integration to generate the bitstream file from the Xilinx ISE foundation tool. Finally, the RCP is made accessible within a LAN with the FUSE TCP/IP Server tool.","PeriodicalId":144722,"journal":{"name":"2009 Innovative Technologies in Intelligent Systems and Industrial Applications","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 Innovative Technologies in Intelligent Systems and Industrial Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CITISIA.2009.5224224","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper describes a design of a reconfigurable computing platform (RCP) based on the Intel Xeon general purpose processor and the Nallatech BenNUEY-PCI-4E field programmable gate array (FPGA) motherboard. The RCP is built to allow users with little or no knowledge of hardware design to program high performance computing applications that utilizes FPGA as the coprocessor. The RCP utilizes Impulse CoDeveloper which is an electronic system level (ESL) design tool that compiles sequential applications/algorithms in C to synthesizable HDL. A customized platform support package (PSP) was developed within the Impulse CoDeveloper environment to enable the Impulse tools to automatically generate the HDL files and C source codes with supported hardware and software interfaces that is targeted for the RCP. The PSP also automates the synthesis and implementation process integration to generate the bitstream file from the Xilinx ISE foundation tool. Finally, the RCP is made accessible within a LAN with the FUSE TCP/IP Server tool.
可重构计算平台的设计
本文介绍了一种基于Intel至强通用处理器和Nallatech BenNUEY-PCI-4E现场可编程门阵列(FPGA)主板的可重构计算平台(RCP)设计。RCP的构建是为了允许很少或没有硬件设计知识的用户编程利用FPGA作为协处理器的高性能计算应用程序。RCP使用Impulse CoDeveloper,这是一种电子系统级(ESL)设计工具,可以将C中的顺序应用程序/算法编译为可合成的HDL。在Impulse CoDeveloper环境中开发了一个定制的平台支持包(PSP),使Impulse工具能够自动生成HDL文件和C源代码,并支持针对RCP的硬件和软件接口。PSP还可以自动合成和实现过程集成,从而从Xilinx ISE基础工具生成比特流文件。最后,可以使用FUSE TCP/IP服务器工具在局域网内访问RCP。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信