Power Estimation of FIR Filter based on IP Modeling for DSP and Communication Applications

Neerja Singh, G. Verma, V. Khare
{"title":"Power Estimation of FIR Filter based on IP Modeling for DSP and Communication Applications","authors":"Neerja Singh, G. Verma, V. Khare","doi":"10.1109/GCWOT49901.2020.9391608","DOIUrl":null,"url":null,"abstract":"Nowadays, the main focus is on power estimation at higher abstraction level but that would be estimated at the cost of low accuracy. This is because at higher abstraction level most of the lower-level information is missing. So, power estimation at Register Transfer Level (RTL) in an early design cycle can be an attractive alternative to achieve better accuracy. Finite Impulse Response (FIR) filter is the critical block in many Digital Signal Processing (DSP) and Digital Communication applications exclusively for computationally intensive tasks that consumes more power. Therefore, in this paper, 4-tap FIR filter have been designed using IP modeling approach at RTL level in which some embedded Intellectual Property (IP) and some user defined IPs are used. Power estimation model for different modules of FIR filter have been developed based on curve fitting and regression technique using MATLAB R2018a. Accuracy of each model has been validated against the power obtained from Vivado 2014.2 tool targeted to Zynq family Field Programmable Gate Array (FPGAs) device (xc7z020clg484-1). Finally, estimated power of each IP core through model has been used to estimate the power of a complete FIR block using the methodology proposed by David Elleouet et al. in their paper. The estimated power of a complete FIR block is also validated against the estimated power obtained using commercial tool (Vivado). It has been observed from the analysis that the power estimation methodology based on IP modeling proposed by David Elleouet et al. requires reconsideration as it is providing high deviation in power estimation values for FIR filter.","PeriodicalId":157662,"journal":{"name":"2020 Global Conference on Wireless and Optical Technologies (GCWOT)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-10-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 Global Conference on Wireless and Optical Technologies (GCWOT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GCWOT49901.2020.9391608","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

Nowadays, the main focus is on power estimation at higher abstraction level but that would be estimated at the cost of low accuracy. This is because at higher abstraction level most of the lower-level information is missing. So, power estimation at Register Transfer Level (RTL) in an early design cycle can be an attractive alternative to achieve better accuracy. Finite Impulse Response (FIR) filter is the critical block in many Digital Signal Processing (DSP) and Digital Communication applications exclusively for computationally intensive tasks that consumes more power. Therefore, in this paper, 4-tap FIR filter have been designed using IP modeling approach at RTL level in which some embedded Intellectual Property (IP) and some user defined IPs are used. Power estimation model for different modules of FIR filter have been developed based on curve fitting and regression technique using MATLAB R2018a. Accuracy of each model has been validated against the power obtained from Vivado 2014.2 tool targeted to Zynq family Field Programmable Gate Array (FPGAs) device (xc7z020clg484-1). Finally, estimated power of each IP core through model has been used to estimate the power of a complete FIR block using the methodology proposed by David Elleouet et al. in their paper. The estimated power of a complete FIR block is also validated against the estimated power obtained using commercial tool (Vivado). It has been observed from the analysis that the power estimation methodology based on IP modeling proposed by David Elleouet et al. requires reconsideration as it is providing high deviation in power estimation values for FIR filter.
基于IP建模的FIR滤波器功率估计及其在DSP和通信中的应用
目前,主要关注的是更高抽象层次的功率估计,但这将以低精度为代价。这是因为在较高的抽象级别上,大多数较低级别的信息是缺失的。因此,在早期设计周期中,寄存器传输电平(RTL)的功率估计可能是实现更高精度的有吸引力的替代方案。有限脉冲响应(FIR)滤波器是许多数字信号处理(DSP)和数字通信应用中的关键模块,专门用于消耗更多功率的计算密集型任务。因此,本文采用RTL级的IP建模方法设计了四抽头FIR滤波器,其中使用了一些嵌入式知识产权(IP)和一些用户自定义IP。基于曲线拟合和回归技术,利用MATLAB R2018a开发了FIR滤波器不同模块的功率估计模型。每个模型的准确性已针对针对Zynq系列现场可编程门阵列(fpga)器件(xc7z020clg484-1)的Vivado 2014.2工具获得的功率进行了验证。最后,使用David Elleouet等人在其论文中提出的方法,通过模型估计每个IP核的功率来估计完整FIR块的功率。一个完整的FIR块的估计功率也通过使用商业工具(Vivado)获得的估计功率进行验证。从分析中可以看出,David Elleouet等人提出的基于IP建模的功率估计方法需要重新考虑,因为它为FIR滤波器提供了高偏差的功率估计值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信