{"title":"Design of synchronous pipeline digital systems operating in double-edge of the clock","authors":"D. L. Oliveira, T. Curtinhas, L. Faria, L. Romano","doi":"10.1109/LASCAS.2013.6519068","DOIUrl":null,"url":null,"abstract":"In contemporaneous digital systems the fetch by performance is critical, many times is accomplished through of the use of the pipeline control. In these systems the activity of the clock signal is a major energy consumer. It is responsible for 15% to 45% of the total consumed energy. Once reducing the activity of the clock signal, it is possible not only a reduction of the considered energy, but also a reduction of clock skew problems and electromagnetic iteration. An interesting strategy to achieve this goal is to design the synchronous digital system to operate in transitions of both edges of the clock signal (double-edge triggered - DET), once it allows a 50% reduction in the frequency of the clock signal, although showing the same processing rate data. In this paper it is proposed a method that synthesizes synchronous digital systems with pipeline control that operate on both edges of the clock signal, using only flip-flops sensitive to a single edge of the clock signal (single-edge triggered flip-flops-SET-FF) as components of the state memory. The proposed method presents very good potential to reduce the problems associated with the clock, has a high probability of practical implementation with low penalty on area.","PeriodicalId":190693,"journal":{"name":"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 4th Latin American Symposium on Circuits and Systems (LASCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LASCAS.2013.6519068","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
In contemporaneous digital systems the fetch by performance is critical, many times is accomplished through of the use of the pipeline control. In these systems the activity of the clock signal is a major energy consumer. It is responsible for 15% to 45% of the total consumed energy. Once reducing the activity of the clock signal, it is possible not only a reduction of the considered energy, but also a reduction of clock skew problems and electromagnetic iteration. An interesting strategy to achieve this goal is to design the synchronous digital system to operate in transitions of both edges of the clock signal (double-edge triggered - DET), once it allows a 50% reduction in the frequency of the clock signal, although showing the same processing rate data. In this paper it is proposed a method that synthesizes synchronous digital systems with pipeline control that operate on both edges of the clock signal, using only flip-flops sensitive to a single edge of the clock signal (single-edge triggered flip-flops-SET-FF) as components of the state memory. The proposed method presents very good potential to reduce the problems associated with the clock, has a high probability of practical implementation with low penalty on area.
在同步数字系统中,性能提取是至关重要的,很多时候是通过使用管道控制来完成的。在这些系统中,时钟信号的活动是主要的能源消耗者。它占总消耗能量的15%到45%。一旦减少时钟信号的活动性,不仅可以减少所考虑的能量,还可以减少时钟倾斜问题和电磁迭代。实现这一目标的一个有趣策略是设计同步数字系统,使其在时钟信号的两个边缘(双边缘触发- DET)的转换中工作,一旦它允许时钟信号的频率降低50%,尽管显示相同的处理速率数据。本文提出了一种采用对时钟信号单边敏感的触发器(单边触发触发器- set - ff)作为状态存储器元件,在时钟信号的两端进行流水线控制的同步数字系统的合成方法。所提出的方法在减少与时钟相关的问题方面具有很好的潜力,具有实际实施的高概率和对面积的低惩罚。