Fast and efficiently binding of functional units for low power design

Zhipeng Liu, Jinian Bian, Jianfeng Huang, Yunfeng Wang
{"title":"Fast and efficiently binding of functional units for low power design","authors":"Zhipeng Liu, Jinian Bian, Jianfeng Huang, Yunfeng Wang","doi":"10.1109/ICASIC.2005.1611258","DOIUrl":null,"url":null,"abstract":"In this paper, we present a parallel optimizing algorithm for fast and efficiently binding the functional units in high-level synthesis, so as to minimize the power dissipations and run-times. It has been founded on the observation that different binding results will significantly affect the total number of switching activities (SW) of functional units, and further will affect the power dissipation. Also, the run-time for binding is considerable. Unlike many other previously proposed methods, our approach considers not only the minimizing of switching activities, but also the reducing of run-times for binding. Experimental results on benchmarks indicate that our designs are 11%-32% more power-efficient than the results produced by random binding. Furthermore, in terms of run-times as well as the switching activities, our approach makes an improvement on the circuit performance by 8.4% over the already existing power-optimized binding technique based on multistage graph methodology","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611258","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

In this paper, we present a parallel optimizing algorithm for fast and efficiently binding the functional units in high-level synthesis, so as to minimize the power dissipations and run-times. It has been founded on the observation that different binding results will significantly affect the total number of switching activities (SW) of functional units, and further will affect the power dissipation. Also, the run-time for binding is considerable. Unlike many other previously proposed methods, our approach considers not only the minimizing of switching activities, but also the reducing of run-times for binding. Experimental results on benchmarks indicate that our designs are 11%-32% more power-efficient than the results produced by random binding. Furthermore, in terms of run-times as well as the switching activities, our approach makes an improvement on the circuit performance by 8.4% over the already existing power-optimized binding technique based on multistage graph methodology
快速有效地绑定功能单元,实现低功耗设计
在本文中,我们提出了一种并行优化算法,以快速有效地绑定高级综合中的功能单元,从而最小化功耗和运行时间。通过观察发现,不同的结合结果会显著影响功能单元的总开关活性(SW),进而影响功耗。此外,绑定的运行时也相当可观。与许多其他先前提出的方法不同,我们的方法不仅考虑最小化切换活动,还考虑减少绑定的运行时间。基准测试的实验结果表明,我们的设计比随机绑定产生的结果节能11%-32%。此外,在运行时间和开关活动方面,我们的方法使电路性能比现有的基于多阶段图方法的功率优化绑定技术提高了8.4%
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信