J. Scott, R. Starke, R. Ramachandran, D. Pietruszynki, S. Bell, K. McClellan, K. Thompson
{"title":"A 16 Mb/s data detector and timing recovery circuit for token ring LAN","authors":"J. Scott, R. Starke, R. Ramachandran, D. Pietruszynki, S. Bell, K. McClellan, K. Thompson","doi":"10.1109/ISSCC.1989.48237","DOIUrl":null,"url":null,"abstract":"A 1.75- mu m CMOS interface circuit for a differential Manchester-coded 16-Mb/s token-ring local area network (LAN) is presented. The chip provides fixed gain and slicing functions as well as integrated clock recovery, data timing, and lock detection. When it is used in tandem with a digital controller/driver chip, a complete 16-Mb IEEE 802.5-1988 standard-compatible token-ring transceiver is realized. Block-level functionality of the interface circuit is discussed, following by more detailed subcircuit descriptions and a presentation of measured results. The measured jitter transfer function of the PLL phase-locked to a high-transition-density data stream is shown.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11
Abstract
A 1.75- mu m CMOS interface circuit for a differential Manchester-coded 16-Mb/s token-ring local area network (LAN) is presented. The chip provides fixed gain and slicing functions as well as integrated clock recovery, data timing, and lock detection. When it is used in tandem with a digital controller/driver chip, a complete 16-Mb IEEE 802.5-1988 standard-compatible token-ring transceiver is realized. Block-level functionality of the interface circuit is discussed, following by more detailed subcircuit descriptions and a presentation of measured results. The measured jitter transfer function of the PLL phase-locked to a high-transition-density data stream is shown.<>