System on Chip Implementation of Low Complex Orthogonal Matching Pursuit Algorithm on FPGA

Venkata Reddy Kopparthi, Rangababu Peesapati, S. L. Sabat
{"title":"System on Chip Implementation of Low Complex Orthogonal Matching Pursuit Algorithm on FPGA","authors":"Venkata Reddy Kopparthi, Rangababu Peesapati, S. L. Sabat","doi":"10.1109/ICSC48311.2020.9182724","DOIUrl":null,"url":null,"abstract":"This paper presents a System on Chip (SoC) implementation of the standard Orthogonal Matching Pursuit (OMP) algorithm using matrix partition and Modified Cholesky factorization techniques. A fixed-point optimized hardware Intellectual Property (IP) of the OMP algorithm is designed using a high-level synthesis (HLS) tool. The execution time of the optimized fixed-point hardware IP for different sparsity is compared with the equivalent fixed-point and floating-point realization on the Zynq-7000 Field Programmable Gate Array (FPGA). Intel senor data is used for verifying the functionality of the SoC design. The experiment is carried out for signal length (N), compressed signal length (M) as 256 and 84 respectively with different sparsity factor (K) as 5, 10 and 15. The acceleration factor of 70 and 73 is achieved for the fixed-point and floating-point software realization of the OMP algorithm, respectively.","PeriodicalId":334609,"journal":{"name":"2020 6th International Conference on Signal Processing and Communication (ICSC)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 6th International Conference on Signal Processing and Communication (ICSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSC48311.2020.9182724","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper presents a System on Chip (SoC) implementation of the standard Orthogonal Matching Pursuit (OMP) algorithm using matrix partition and Modified Cholesky factorization techniques. A fixed-point optimized hardware Intellectual Property (IP) of the OMP algorithm is designed using a high-level synthesis (HLS) tool. The execution time of the optimized fixed-point hardware IP for different sparsity is compared with the equivalent fixed-point and floating-point realization on the Zynq-7000 Field Programmable Gate Array (FPGA). Intel senor data is used for verifying the functionality of the SoC design. The experiment is carried out for signal length (N), compressed signal length (M) as 256 and 84 respectively with different sparsity factor (K) as 5, 10 and 15. The acceleration factor of 70 and 73 is achieved for the fixed-point and floating-point software realization of the OMP algorithm, respectively.
低复正交匹配追踪算法在FPGA上的片上实现
本文提出了一种基于矩阵划分和改进Cholesky分解技术的标准正交匹配追踪(OMP)算法的片上系统(SoC)实现。利用高级综合工具设计了OMP算法的定点优化硬件知识产权(IP)。将优化后的不同稀疏度的定点硬件IP的执行时间与Zynq-7000现场可编程门阵列(FPGA)上等效的定点和浮点实现进行了比较。英特尔传感器数据用于验证SoC设计的功能。实验分别在信号长度(N)为256、压缩信号长度(M)为84、稀疏度因子(K)为5、10、15的条件下进行。OMP算法的定点软件实现和浮点软件实现分别达到了70和73的加速系数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信