A power-scalable RF CMOS receiver for 2.4 GHz Wireless Sensor Network applications

Kaushik Ghosal, Tejasvi Anand, V. Chaturvedi, B. Amrutur
{"title":"A power-scalable RF CMOS receiver for 2.4 GHz Wireless Sensor Network applications","authors":"Kaushik Ghosal, Tejasvi Anand, V. Chaturvedi, B. Amrutur","doi":"10.1109/ICECS.2012.6463775","DOIUrl":null,"url":null,"abstract":"A power scalable receiver architecture is presented for low data rate Wireless Sensor Network (WSN) applications in 130nm RF-CMOS technology. Power scalable receiver is motivated by the ability to leverage lower run-time performance requirement to save power. The proposed receiver is able to switch power settings based on available signal and interference levels while maintaining requisite BER. The Low-IF receiver consists of Variable Noise and Linearity LNA, IQ Mixers, VGA, Variable Order Complex Bandpass Filter and Variable Gain and Bandwidth Amplifier (VGBWA) capable of driving variable sampling rate ADC. Various blocks have independent power scaling controls depending on their noise, gain and interference rejection (IR) requirements. The receiver is designed for constant envelope QPSK-type modulation with 2.4GHz RF input, 3MHz IF and 2MHz bandwidth. The chip operates at 1V Vdd with current scalable from 4.5mA to 1.3mA and chip area of 0.65mm2.","PeriodicalId":269365,"journal":{"name":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","volume":"657 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 19th IEEE International Conference on Electronics, Circuits, and Systems (ICECS 2012)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2012.6463775","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13

Abstract

A power scalable receiver architecture is presented for low data rate Wireless Sensor Network (WSN) applications in 130nm RF-CMOS technology. Power scalable receiver is motivated by the ability to leverage lower run-time performance requirement to save power. The proposed receiver is able to switch power settings based on available signal and interference levels while maintaining requisite BER. The Low-IF receiver consists of Variable Noise and Linearity LNA, IQ Mixers, VGA, Variable Order Complex Bandpass Filter and Variable Gain and Bandwidth Amplifier (VGBWA) capable of driving variable sampling rate ADC. Various blocks have independent power scaling controls depending on their noise, gain and interference rejection (IR) requirements. The receiver is designed for constant envelope QPSK-type modulation with 2.4GHz RF input, 3MHz IF and 2MHz bandwidth. The chip operates at 1V Vdd with current scalable from 4.5mA to 1.3mA and chip area of 0.65mm2.
用于2.4 GHz无线传感器网络应用的功率可扩展RF CMOS接收器
针对低数据速率无线传感器网络(WSN)应用,提出了一种基于130nm RF-CMOS技术的功率可扩展接收器架构。功率可伸缩接收器的动机是能够利用较低的运行时性能要求来节省功率。所提出的接收机能够根据可用信号和干扰水平切换功率设置,同时保持必要的误码率。低中频接收机由可变噪声和线性LNA、IQ混频器、VGA、变阶复杂带通滤波器和能够驱动可变采样率ADC的可变增益和带宽放大器(VGBWA)组成。各种模块都有独立的功率缩放控制,这取决于它们的噪声、增益和干扰抑制(IR)要求。接收机设计用于恒包络qpsk型调制,2.4GHz射频输入,3MHz中频和2MHz带宽。该芯片工作电压为1V Vdd,电流范围为4.5mA至1.3mA,芯片面积为0.65mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信