Tiny Two-Stage 1-GHz Time-Difference Amplifier Without Input Time-Difference Limitation and Extreme Points

Atsushi Mamba, M. Sasaki
{"title":"Tiny Two-Stage 1-GHz Time-Difference Amplifier Without Input Time-Difference Limitation and Extreme Points","authors":"Atsushi Mamba, M. Sasaki","doi":"10.1109/ICECS49266.2020.9294917","DOIUrl":null,"url":null,"abstract":"Conventional time-difference amplifiers (TDAs), which can improve the time-domain resolution, use capacitors and an external control circuit to make gain, control gain, and improve linearity. However, this configuration produces a limitation in the maximum operating frequency and high power consumption. This paper proposes and demonstrates a TDA for a variety of time-domain circuits. The proposed TDA consists of two circuits, including a modified SR latch circuit and gain control circuit (GCC). The linearity of this TDA is controlled by the GCC, which is a part of the amplifier, by only using the time-difference signals generated by the modified SR latch. This TDA is fabricated in the 0.18 J.1m CMOS process, and the core area occupies only 13 µm×14 µm. The measurement results show that the output time difference monotonically increases and has no extreme points for an entire clock period with a 1-GHz input clock. The gain of the flat region in the range of ±130 ps is 1.54 with a maximum gain error of less than 6.5%, and the power consumption is 2230 µW. The proposed TDA can be used for not only a time to digital converter, similar with conventional TDAs, but also circuits using the time domain, such as a high-speed comparators and time-difference adjustment methods.","PeriodicalId":404022,"journal":{"name":"2020 27th IEEE International Conference on Electronics, Circuits and Systems (ICECS)","volume":"2028 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-11-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 27th IEEE International Conference on Electronics, Circuits and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS49266.2020.9294917","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Conventional time-difference amplifiers (TDAs), which can improve the time-domain resolution, use capacitors and an external control circuit to make gain, control gain, and improve linearity. However, this configuration produces a limitation in the maximum operating frequency and high power consumption. This paper proposes and demonstrates a TDA for a variety of time-domain circuits. The proposed TDA consists of two circuits, including a modified SR latch circuit and gain control circuit (GCC). The linearity of this TDA is controlled by the GCC, which is a part of the amplifier, by only using the time-difference signals generated by the modified SR latch. This TDA is fabricated in the 0.18 J.1m CMOS process, and the core area occupies only 13 µm×14 µm. The measurement results show that the output time difference monotonically increases and has no extreme points for an entire clock period with a 1-GHz input clock. The gain of the flat region in the range of ±130 ps is 1.54 with a maximum gain error of less than 6.5%, and the power consumption is 2230 µW. The proposed TDA can be used for not only a time to digital converter, similar with conventional TDAs, but also circuits using the time domain, such as a high-speed comparators and time-difference adjustment methods.
无输入时差限制和极值点的微型两级1 ghz差分放大器
为了提高时域分辨率,传统的时差放大器(tda)采用电容和外部控制电路来实现增益,控制增益,提高线性度。但是,这种配置在最大工作频率和高功耗方面产生限制。本文提出并演示了一种适用于各种时域电路的TDA。提出的TDA由两个电路组成,包括改进的SR锁存电路和增益控制电路(GCC)。该TDA的线性度由放大器的一部分GCC控制,仅使用由改进的SR锁存器产生的时差信号。该TDA采用0.18 J.1m CMOS工艺制造,核心面积仅为13µm×14µm。测量结果表明,在1 ghz输入时钟的整个时钟周期内,输出时间差单调增加且无极值点。在±130 ps范围内,平坦区增益为1.54,最大增益误差小于6.5%,功耗为2230µW。所提出的TDA不仅可以像传统的TDA一样用作时间-数字转换器,而且还可以用作时域电路,如高速比较器和时差调整方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信